# CURRICULUM VITAE of Prof. Dr.h.c Prof.h.c Hannu Tenhunen

# **Personal Facts:**

Name: Hannu Tenhunen, Born: in Joroinen, Finland, 16.4.1957 Address: Royal Institute of Technology, School of ICT, Electronic Systems (KTH/ICT/ES), Isafjordsgatan 39, Forum 120, 16440 Kista, Sweden. Office: +46-8-790-4119, Fax: +46-8-7511793, Email: <u>hannu@kth.se</u> Web address: <u>http://web.ict.kth.se/~hannu/</u>

# Summary CV of Prof. Hannu Tenhunen

Hannu Tenhunen was born in Joroinen, at eastern part of Finland, in 1957. He has two children and shares life with Leena Siren. He received degrees of Diploma Engineer in Electrical Engineering and Computer Engineering (with majors in Electron Physics and Digital Signal Processing, and minors in Mathematics, Theoretical Physics, and Solid-State Physics in 1982, and Ph.D. in Electrical Engineering from Cornell University, Ithaca, NY, USA, in 1985 with major in Microelectronics and minor in Applied and Engineering Physics (Microfabrication) (in 2.5 years). He has been nominated to **docent positions** at Tampere University of Technology and Helsinki University of Technology, in 1994 and 1999, and appointed as visiting professor at Cornell University in 1998 and a part-time visiting professor at University of Turku since 1999. He was awarded honorary doctor degree (Dr.h.c.) from Tallinn Technical University, Estonia, in 2003 for advancement of education and research in electronics. In 2003 he was also nominated to an honorary TUCS Research Fellow by University of Turku and Åbo Akademi University in Finland. He was appointed to **honorary professor** at Beijing Jiaotong University, China, also in 2003. In 2004 he received prestigious SSF Senior Individual Grant. He was also NorFA visiting professor at University of Turku 2003-2005 and Professor Invite' at Institut National Polytechnique de Grenoble (INPG) in 2005. In 2004 he was awarded Nokia Visiting Fellow grant and in 2005 appointed as honorary advisory professor in Fudan University, Shanghai, China. He was appointed in October 2005 to be adjunct professor at Chinese University of Hong Kong.

During 1978-82 he was with Electron Physics Laboratory, Helsinki University of Technology, and worked on quantum mechanical electron structure of crystalline and amorphous semiconductors. From 1983 to 1985 he worked at Cornell University and its National Submicron Facility as a **Fulbright scholar**. During this time he worked with 0.5-0.25 micron CMOS technologies and IC design.

From September 1985 he started at Tampere University of Technology, Applied Electronics and later at Signal Processing Laboratory as an **associate professor** with duties in setting up the LSI and VLSI design activities and to integrate DSP and VLSI activities together. He was also the **coordinator (program director) of National Microelectronics Program of Finland** during 1987-91, a 150 MSEK national research investment. He also worked as **Head of Laboratory** of Signal Processing Laboratory, which had over 70 researchers. From November 1989 he worked as **research professor on ASIC design** methodologies and applications. Since January 1992 he has been with Royal Institute of Technology (KTH), Stockholm, where he is a **professor of electronic system design** and head of ESDlab. Since 1992 he has established an active laboratory with state-of-the-art resources based on external support. The laboratory aims to be among the top 3 laboratories in Europe and within top 5 in world in its activity area. During his time at KTH he has initiated and/or being a **founding member and proposal writer** for the nine large scale interdisciplinary national programs and graduate schools; where the latest one is large scale Vinnova national excellence centre iPack.

Professor Tenhunen has also contributed as an **evaluator and expert** of national research and educational programs in Europe and European Union research projects and programs, as well as evaluated research institutes, in 2003 IMEC in Belgium and multi billion Euro MEDEA+ Eureka-programme as a whole. He has been evaluator to electronics engineering programs in Norway and engineering education and graduate studies in Åbo Akademi. He has evaluated graduate school in ITC area INFOTECH at University of Oulu. He evaluated IMEC research institute in June 2006 for government of Belgium.

His educational interests are within VLSI, future technology abstraction, circuit and system integration paradigms, and related system applications, and continuing education towards industries. He has lectured courses from semiconductor physics to computer engineering and designed and/or lectured over 50 different courses during the last 20 years. He has contributed significantly in restructuring the educational programs in electronics both in Tampere University of Technology in mid 80s and at KTH in 1990s. He has contributed to internationalization of advanced education programs are via establishment of International Signal Processing Program in Tampere in late 80s and NorFA Nordic Program on Modern Electronic System Design, NorESD in 1993. Sofar, the NorESD program with over 30 courses and close to 500 participants has been the largest single coordinated activity towards continuing education for industry in this area. His program director role and contributions in vitalizing the national educational and research activities in microelectronic circuit and systems designs during 80s were one of the strategic enablers for the global success of Finnish electronics industries during 90s. His current activities are focused in establishing internationally competitive educational program within the new KTH-Kista Information Technology program with focus on modern electronic design and System-on-Chip curriculum issues and overall renewal of the course and curriculum content. The new course and curriculum approaches created and adapted by Prof. Tenhunen has resulted to multiple international reviewed publications and invited presentations. Most recently, these activities have resulted to establishment of the popular international Master Program on System-on-Chip Design at KTH Currently this program is the leading and most successful in Europe in SoC area. Prof. Tenhunen was one of the key architects in late 1990s for the current KTH large-scale initiative in Kista within information technology and he is dean of School of Information Technology (IT-Universitet) responsible on faculty and educational program development for the new IT-University located in Kista. Under his leadership KTH's IT-University is the largest School at KTH and has a significant European role in terms of profile, approach and strategy for new curriculum and faculty integration. The key strategy is based on focus in IT impact to society and individuals and on strongly internationalized faculty and student bodies providing a unique campus in the Nordic area. Currently IT-University in Kista has over 3500 full-time students, over 70 full and associate professors, and total activity volume over 520 MSEK. In 1992 Prof. Tenhunen was the 3rd KTH professor located in Kista with no educational degree programs in Kista. The KTH approach is currently adapted to other university campuses nationally and internationally.

Prof. Tenhunen has contributed to the **academic leadership** as member of KTH Executive group (KTH ledningsgrup), chairman of the board for IT-University (ordförande utbildningsnämd ITuniversitet), chairman of the faculty recruitment board, and member of multiple KTH internal operation and policy boards and committees. From his laboratory 6 professors has been produced to different universities and 39 PhDs.

He has been active in **Turku University** since May 1999 as part-time **visiting professor**, most recently as **NorFA** (Nordisk forskarakademi) professor. Since that he has contributed in restructuring educational programs, department structures, and initiating research and new courses in electronics. The new activities have helped partially University to Turku to gain examination rights in technology (DI, TkL, TkT) in electronics, information technology, and telecommunication from 2004 forward. In September 2005-2010 he had been the part-time

**Director of Turku Centre of Computer Science (TUCS,** www.tucs.fi), a collaborative multiuniversity research center. Since May 2006 he has been invited professor of nanoelectronics at University of Turku and is director of Computer Systems Laboratory.

His research interest and publications activities have been in areas:

- Interconnect centric and robust/interference free design of electronic systems, architectures and methods
- Design of embedded and integrated systems towards signal processing, communication, and internet-of-things applications
- Flexible electronic systems and intelligent integration to paper and pulp based substrates and packages
- 3D integration technologies and modelling & design of 3D circuits and systems using through-silicon-via (TSV)
- VLSI applications in personal communication and fundamental design constraints and future paradigms necessary to harvest the technology potential
- Platform based design methods and architectures based network-on-chip architectures
- Embedded dependable systems based on agent controlled autonomic systemic architectures (HW/SW)
- VLSI Design and Circuits, especially towards DSP
- IC Mixed Signal Circuits and Systems including sigma-delta A/D and D/A
- Integrated Heterogeneous Sensible Systems
- Technology policies and educational strategies in area of rapidly evolving ICT technology.

His current research interests are ULSI/SoC circuits and systems for wireless and broadband communication, and related system design methodologies. He has made over 735 reviewed international publications on IC technologies and VLSI systems worldwide, and over 170 national publications/presentations. He has 9 patents granted worldwide. He is actively contributing to many international conferences as general chairman, session chairman, technical program committee member, invited speaker, panel organizer and panel member, and just presenting papers. He is e.g. technical program committee member of International Solid State Circuit Conference (ISSCC) (from 1989 forward), general chairman of European Solid-State Circuits Conference in 2000, and a long standing (since 1991) chairman of the successful IEEE NORCHIP series of Nordic conferences for the circuit design community, vice-chairman of Multiprocessor SoC workshop (MPSOC) in 2004. Since 2006 he has been elected to steering committee of European Solid State Circuit Conference and European Solid State Device Conference. He will be the general chairman of ESSCIRC/ESSDERC Conference 2011 in Helsinki. In 2008 he was co-chair of IEEE COMPSAC Conference in Turku. He has also contributed to launch of new scientific journals and is serving as associate editor for those. He has served as referee to all key conferences and scientific journals in his area. He has served as technical program committee member to all key conferences in his area. He has been an invited guest editor for 7 different scientific journals (special issues), and coordinated as editor of publishing more than 5 books in new research areas. He has contributed over 25 invited journal papers.

In addition of technical interest, he has been active in **technology policies** in Finland and Sweden, researching technology impact to industry, strategic and management issues in high technology adoption in end products, and organizing technology diffusion and dissemination activities for SME sector at Nordic and European level. These activities have also produced international reviewed publications. He has initiated the NorASIC-SMI project (within JESSI program and partially funded by Nordisk Industrifond), and has initiated and planned

MicroExcel project for distributed Nordic Center-Of-Excellence in microelectronics he also initiated the recent SoC-SME Nordic/Baltic SME sector activity and Nordic Network-of-Excellence in NoC area. He was one of the key architects for the European wide EuroSOC network-of-excellence and is organizing NoC related activities within that area. He has worked also as a board member in technology and science parks, research institute, and high technology start-up companies, as well as served as advisor to multitude of such activities. He has contributed significantly to Kemi Technology Park and Hermia in Finland, KTH Teknikhöjd, Kista Science Park, and to formation of start-up companies in different form VLSI Solution OY, Spirea AB, Synthesia AB, Imsys AB, SICS AB, FirstPass technologies AB, and Frame Access AB. During last two years he has launched a succesful Turku Innovation Platform concept and has been active in establishing operational principles and governance for Knowledge and Innovation Communities from the university perspective. He has actively brought in Innovation and Entrepreneurship aspects to master and Ph.D. level educations as part of Nordic Master Program (granted by Nordisk Ministerråd) and Nordic Master School (as part of NordPlus) concepts integrating Turku towards Stockholm, Copenhagen and Talinn. These activities have resulted to multiple invited talks in various conferences and workshops.

Since 2007 he has been involved in establishment of the European Union flagship initiative European Institute of Innovation and Technology (EIT) as one of the architects for the ICT sector activities in EIT. This has resulted to establishment of Knowledge and Innovation Community EIT ICT Labs. Prof. Tenhunen serves in the management committee for EIT ICT Labs and in 2010-2012 as **Director of Education for EIT ICT Labs**.

During 2003/2004 Prof. Tenhunen launched strategic co-operation with two top universities in China, Fudan University, Shanghai, and Zhejiang University, Hangzhou. This has resulted to a joint degree educational program between KTH and Fudan University with degree granting rights in China.

Prof. Tenhunen's main research contributions so far are as follows

- DSP integration to VLSI was initiated in mid-80s, which resulted to significant competence build-up in university and in industries in Finland.
- Mixed signal initiative with start point in mid 80s in sigma-delta conversion area. Many of the key concepts, design principles, modulator structures and decimation/interpolation filter strategies were proposed during these days and currently utilized world wide in most of the products requiring high-resolution integrated analog front-ends
- Core processor and IP strategies were initiated in number of projects in late-80s and were in large scale during early 90s. These projects resulted to changes in corporate design strategies.
- During early 90s, Prof. Tenhunen changed focus from DSP issues to communication system issues for wired and wireless networks. Key focus has been in radio architectures trade-offs for analog and digital integration, broadband sigma-delta converter techniques. System issues have addressed the low power optimization at system functionality partitioning; architecture and implementation level for both CDMA and OFDM based systems. Technology direction has been in super miniaturization of radio systems towards low cost and footprint modules, Coin Radio. This activity has resulted to our current activities in new single level integrated modules for Seamless Integrated Electronic Systems. Many of the work results initiated in late 90s has already utilized in industries.
- Work on interference and signal integrity issues resulted in 1997 activities in Interconnect Centric Design area, where the key technology scaling issues towards end of the Si technology roadmap has been systematically addressed at different design abstraction levels. Furthermore, a natural extension of the reuse and IP centric work in

yearly 1990s resulted to activities in System-on-Chip integration from different perspective. Currently the focus in these areas is moving towards the next paradigm shift; integration on-chip based on networking concepts: Network-on-Chip. Based on our recent results we believe that the network-based approach will even survive through the transition to nanoelectronics and nanosystems. The main industrial utilization phase is expected here around 2009 and beyond along the experience from the previous research area contributions above.

# **Detailed CV of Prof. Hannu Tenhunen**

#### Academic Qualifications:

| 1982 | Master of Science in Electrical Engineering at Helsinki University of Technology Finland (total over 300 credit units) |
|------|------------------------------------------------------------------------------------------------------------------------|
|      | - Majors in Electron Physics (discrete semiconductor device and IC)                                                    |
|      | engineering), and Computer Engineering (digital signal processing)                                                     |
|      | - Minors in Mathematics, Solid-State Physics, and Theoretical Physics                                                  |
| 1982 | Completed postgraduate course requirements for Licentiate of Technology                                                |
| 1702 | degree at Helsinki University of Technology                                                                            |
|      | - Major in Electron Physics                                                                                            |
|      | - Minor in Computer Engineering (digital signal processing)                                                            |
| 1986 | Doctor of Philosophy (Ph.D.) at Cornell University, Ithaca, NY, USA (Starting                                          |
|      | Jauanry 1983 and finished with thesis defence in September 1985)                                                       |
|      | - Major in Electrical Engineering (Microelectronics)                                                                   |
|      | - Minor in Applied Engineering Physics (Microfabrication and characterization)                                         |
| 1989 | Found qualified by academic review committee and appointed to Associate                                                |
|      | Professor of Analog and Digital Circuit Techniques in May 1989 at Tampere                                              |
|      | University of Technology, Electronics Laboratory                                                                       |
| 1989 | Found qualified by academic review committee and first canditate for Full                                              |
|      | Professor in Information Technology (Tietotekniikka) at Tampere University of                                          |
|      | Technology, Pori Educational Unit. Cancelled application due to other duties                                           |
|      | (ASIC research professorship).                                                                                         |
| 1989 | Found qualified by academic review committee for Research Professor in                                                 |
|      | Microelectronics at Technical Research Center of Finland (VTT),                                                        |
|      | Semiconductor Laboratory, Helsinki                                                                                     |
| 1990 | Found qualified by academic review committee and appointed for Associate                                               |
|      | Professor of Digital and Computer Engineering (Tietojenkäsittelytekniikka) at                                          |
|      | Tampere University of Technology, Signal processing Laboratory                                                         |
| 1990 | Found qualified by academic review committee for Research Professor in                                                 |
|      | Digital Signal Processing and Industrial Applications at Technical Research                                            |
|      | Center of Finland (VTT), Computer Systems Laboratory, Oulu.                                                            |
| 1991 | Found qualified by academic review board for Laboratory Director and                                                   |
|      | Professor of Electronics Laboratory, Technical Research Center of Finland                                              |
|      | (VTT), Electronics Laboratory, Oulu.                                                                                   |
| 1991 | Found qualified by academic review committee and appointed for Full                                                    |
|      | Professor in Electronic System Design, Royal Institute of Technology (KTH),                                            |
|      | Department of Electronics, Stockholm, Sweden, December 1991.                                                           |
| 1992 | Found qualified by academic review committee and appointed to Docent                                                   |
|      | (professor competence) positions in Digital Circuits and Systems at Tampere                                            |
|      | University of Technology.                                                                                              |
| 1998 | Nominated to Visiting Professor, Cornell University, School of Electrical                                              |
|      | Engineering, Ithaca, NY, USA                                                                                           |

| 1999-2002 | 02 Nominated to Visiting Professor (part-time), University of Turku, Laborato   |  |
|-----------|---------------------------------------------------------------------------------|--|
|           | Electronics and Information Technology, Finland                                 |  |
| 1999      | Found qualified and appointed to Docent (professor competence) in VLSI          |  |
|           | Circuit and System Design at Electronic Circuit Design Laboratory, Helsinki     |  |
|           | University of Technology, Finland                                               |  |
| 2003      | Appointed to honorary doctor (Dr.h.c.) in microelectronics at Tallinn Technical |  |
|           | University, Estonia for contributions in advanced education and research        |  |
| 2003      | Appointed to TUCS Fellow at Åbo Akademi University, Turku School of             |  |
|           | Business and Management, and University of Turku at Turku Center for            |  |
|           | Computer Science                                                                |  |
| 2003-2005 | Granted a NorFA (Nordisk forskarakademien) visiting professor at                |  |
|           | University of Turku, Deparment of Information Technology                        |  |
| 2004      | Appointed to honorary professor at Bejing Jiatong University, China             |  |
| 2004      | Appointed Professeur Invite' by the faculty board of Institut National          |  |
|           | Polytechnique de Grenoble, France                                               |  |
| 2005      | Appointed honorary professor by the University Council of Fudan University,     |  |
|           | Shanghai, China                                                                 |  |
| 2005      | Appointed director of TUCS                                                      |  |
| 2006      | Appointed Adjunct Professor at Chinese university of Honk Kong.                 |  |
| 2006      | Appointed fixed term invited professor of nanoelectronics, University of Turku  |  |

#### **Research Interests:**

- Interconnect centric and robust/interference free design of electronic systems, architectures and methods
- Design of embedded and integrated systems towards signal processing, communication, and internet-of-things applications
- Flexible electronic systems and intelligent integration to paper and pulp based substrates and packages
- 3D integration technologies and modelling & design of 3D circuits and systems using through-silicon-via (TSV)
- VLSI applications in personal communication and fundamental design constraints and future paradigms necessary to harvest the technology potential
- Platform based design methods and architectures based network-on-chip architectures
- Embedded dependable systems based on agent controlled autonomic systemic architectures (HW/SW)
- VLSI Design and Circuits, especially towards DSP
- IC Mixed Signal Circuits and Systems including sigma-delta A/D and D/A
- Integrated Heterogeneous Sensible Systems
- Technology policies and educational strategies in area of rapidly evolving ICT technology.

#### **Positions:**

#### Summer 1978

Research Assistant, Electron Physics Laboratory, Helsinki University of Technology; research in electronic structure of selenium using selfconsistent orthgonalized planewave (OPW) method.

| Summer 1979         | Research Assistant, Technical Research Center of Finland,<br>Semiconductor Laboratory; research in electronic structure of tel-<br>lerium and amorphous chalcogenide semiconductors.                                                                                                                                                                                                                                |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Summer 1980         | Research Assistant, Electron Physics Laboratory, Helsinki University of Technology; research in electronic structure of amorphous chalcogenide semiconductors.                                                                                                                                                                                                                                                      |
| 1980 – 1983         | Research and Teaching Assistant, Electron Physics Laboratory,<br>Helsinki University of Technology; research in thermodynamics<br>of glass transition and structure of silicon dioxide and<br>chalcogenide glasses (under Prof. T. Stubb).                                                                                                                                                                          |
| 1980 - 1981         | Teaching Assistant at Digital Systems Laboratory, Helsinki<br>University of Technology. (Computability Theory, Theoretical<br>Computer Science))                                                                                                                                                                                                                                                                    |
| 1980 - 1982         | Teaching Assistant at Physics Department, University of Helsinki<br>(Final year laudatur-course Semiconductor Physics)                                                                                                                                                                                                                                                                                              |
| 1983                | Research Scientist, Academy of Finland; Design of VLSI circuits (8 months, CUSRAM chip).                                                                                                                                                                                                                                                                                                                            |
| 1983 - 1986         | Statutory Research and Teaching Assistant, Helsinki University of Technology (on the leave of absence during 1.8.1983 -31.7.1986).                                                                                                                                                                                                                                                                                  |
| Jan 1983-August 85  | Fulbright Visiting Fellow, in National Research and Resource<br>Facility for Submicron Structures (12 months), Cornell<br>University, Ithaca, NY, USA                                                                                                                                                                                                                                                               |
| 1983 - 1985         | Graduate Research Assistant, School of Electrical Engineering,<br>Cornell University, Ithaca, NY, USA; research in dielectric<br>isolation technology in submicron CMOS process technology<br>group of Cornell for silicon-on-insulator VLSI structures (under<br>Prof. J. P. Krusius). Funded by IBM General Technology<br>Division, Burlington.                                                                   |
| Sept. 1985-June 86  | Acting Associate Professor of Electronics, Electronics Laboratory,<br>Tampere University of Technology, Finland. Activities include<br>establishing microelectronics curriculum in TUT and laboratory<br>and starting up VLSI research team and getting external funding<br>for it. Research focus is on high performance circuit design and<br>simulation including semiconductor process and device<br>modelling. |
| June 1986-Feb 87    | Statutory Military Service, Finnish Air Force Depot, Research Associate, High performance VLSI signal processing for radar applications (6 months).                                                                                                                                                                                                                                                                 |
| Sep. 1986 - Dec. 86 | Visiting Lecturer, Tampere University of Technology, Electronics<br>Laboratory, course Design of Analog Integrated Circuits.                                                                                                                                                                                                                                                                                        |

Jan 1987-May 87 Visiting Lecturer, Tampere University of Technology, Electronics Laboratory, course Digital and Analog Integrated Circuits.

- Feb. 1987 VLSI Research Group Leader (Principal Scientist), Electronics and Computer Systems Laboratories, Tampere University of Technology. Activities include: (i) establishing an active VLSI research group of size 25 research assistants and associates, and acting its research leader and program manager, (ii) active research on VLSI circuit structures, analog/digital interfaces, digital signal processing systems on silicon, fast microarchitectures for DSP, and space electronics.
- July -Dec. 1987 Acting Professor of Electronics. Electronics Laboratory, Tampere University of Technology, Activities include: (i) teaching VLSI Design, Analog Circuit Design and CAD/CAE methods in electronics courses, (ii) supervising thesis work for 4 PhD-level students and 12 MSci students (members of VLSI Research Group), (iii) acting as a member of organizing committees for many professional post-graduate continuing education short courses in electronics, (iv) prepared and lectured multiple continuing education and post-graduate courses on ASIC integration.
- 1987 1991 Program Coordinator, National Microelectronics Research and Development Program, funded by Technology Development Centre of Finland and Finnish Industry 100 million FIM for 1987 -1991. Activities include: (1) Developing research program goals for 1987 - 1991, (2) monitoring current research projects, (3) preparing research program and budgets, (4) proposing and organizing following new programs (i) FINSILC, all Finnish universities active in electronics will be equipped with commercial silicon compilers for education and research, (ii) FINCHIP, a commercial multichip project to provide prototype services and small production runs (100 - 10 000 IC year) using Finnish technology in order to enhance ASIC competiviness of Finnish electronics industry, (iii) SMARTPOWER, intelligent power integrated circuits, a project combining National Microelectronics and Mechatronics programs providing system design know-how (DSP, VLSI) and technology know-how (BiMOS, PIC) to power electronics and mechatronics industry. Major contribution in this area was the shift of the research activities from research institutes to universities, integrating universities and industries in close cooperation. This program produced (as seen in retroactive perspective in 1998) the key competence and the key senior personnel which significantly contributed to Finnish industry success in 1990s (e.g. Nokia).
- Aug. 1988-Sep. 1989
  Head of Laboratory and Acting Professor of Electronics Tampere University of Technology, Signal Processing Laboratory. Teaching duties include Computer Systems, Digital Hardware Techniques and VLSI System Design, responsible on hardware system design (research and teaching). Heading research laboratory of size 55 people.

| 1989    | Nominated as Associate Professor of Electronics in May 1989 at<br>Tampere University of Technology (on leave of absence due to<br>being Head of Laboratory and acting professor at Signal<br>Processing Laboratory)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1990    | Nominated as Associate Professor of Computer Engineering at<br>Signal Processing Laboratory of TUT in August 1990. Established<br>Computer Engineering Laboratory and organized external funding<br>of 6.5 MFIM for equipments and software. On leave of absence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1989-94 | Holding a 5-year research grant (research professor) on ASIC<br>Techniques funded by private companies. On leave of absence on<br>teaching duties. Research focus on ASIC system design, design<br>methodologies, and technologies. Active supervision of graduate<br>students.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1989-91 | Visiting Lecture, Signal Processing Laboratory, TUT, courses<br>Digital Systems Design, VLSI for Digital Signal Processing<br>(Graduate course), Practical Packaging Technologies for<br>Electronic System Design (Graduate seminar), High Speed Digital<br>System Design, Part I, Interconnections, Packaging and Circuits<br>(Graduate seminar)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1992-   | Professor of Electronics, Institute of Electronic System Design,<br>The Royal Institute of Technology, Stockholm, Sweden. Creating<br>from scratch an active research program in electronic system<br>design directed towards communications and completely<br>renovating electronics and VLSI education at Royal Institute of<br>Technology. Establishment, with external funding, a laboratory of<br>25 persons. Initiated and founding member of 4 graduate schools<br>(with 5-10 year financing each): 2 already decided (Personal<br>Communication and Computing, and Microelectronics and<br>Fotonics design activities), 2 currently under final review stage.<br>Duties include defining the laboratory research profile, education<br>and curriculum profile, and recruit the staff and graduate students<br>(3 assocaite professors, 3 staff members, and 15 graduate students<br>are currently associated to Electronic System Design Laboratory). |
| 1994    | Docent at Tampere University of Technology in Digital Systems.<br>Activities include courses in VLSI, Physical Architecture of<br>VLSI/ULSI Systems, and short continuing education courses to<br>industry and graduate students in modern design methodologies<br>and mixed signal designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1998    | Visiting professor, Cornell University, School of Electrical<br>Engineering, Ithaca, NY, USA (fall semester). Research on global<br>interconnects for ULSI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1999    | Docent at Electronic Circuit Design Laboratory, Helsinki<br>University of Technology. Duties include building a new circuit<br>oriented digital circuit design curriculum and providing<br>undergraduate and graduate courses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| 2000-2003 | Visiting part-time professor, University of Turku, Laboratory of Electronics and Information Technology, Turku, Finland |
|-----------|-------------------------------------------------------------------------------------------------------------------------|
|           |                                                                                                                         |
| 2001-2005 | Appointed to Dean of School of Information Technology, Royal                                                            |
|           | Institute of Technology (IT-Universitet, KTH). Responsible of                                                           |
|           | development KTH profile in Kista with 60 professors and                                                                 |
|           | associate professors, 3500 full-time equivalent students, and 520                                                       |
|           | MSEK education and research activity volume, and large scale                                                            |
|           | international educational programs.                                                                                     |
|           | -see <u>www.it.kth.se</u>                                                                                               |
| 2006-2010 | Director, Turku Centre for Computer Science, TTurku, Finland                                                            |
| 2006      | Invited Professor of nanoelectronics, University of Turku                                                               |
| 2010-2012 | Director of Education, EIT ICT Labs, European Institute of                                                              |
|           | Innovation and Technology.                                                                                              |

# **Other activities:**

# **Participated in professional and post-graduate training** 1980 Summer Institute in Quantum Chemistry, Solid St

| 1980    | Summer Institute in Quantum Chemistry, Solid State Physics, and Quantum                                                                                                                                                                           |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1700    | Biology Uppsala Sweden                                                                                                                                                                                                                            |
| 1981    | NATO Advanced Study Institute: Science and Technology of Large Scale<br>Integrated Circuits: Present Situation and Future Prospects, Erice, Sicily, Italy                                                                                         |
| 1982    | Helsinki International Summer School on Semiconductors, Helsinki, Finland                                                                                                                                                                         |
| 1982    | Technology Forecasting in Practice, Helsinki, Finland                                                                                                                                                                                             |
| 1983    | Lithography and Dry Etch Process Short Course, National Submicron Facility,<br>Ithaca, NY, USA                                                                                                                                                    |
| 1986    | Design of Analog/Digital Application Specific Intergrated Circuits, Helsinki, Finland                                                                                                                                                             |
| 1986    | Modern Digital Signal Processing Techniques, Tampere, Finland                                                                                                                                                                                     |
| 1986    | GaAs Integrated Circuits, Tampere, Finland                                                                                                                                                                                                        |
| 1987    | Space Technology and Instrumentation: International Workshop, Tampere, Finland                                                                                                                                                                    |
| 1987    | DSP Specialist Workshop, Finland/Sweden                                                                                                                                                                                                           |
| 1987    | NATO Advanced Study Institute: Logic Synthesis and Silicon Compilation for VLSI Design, L'Aquila, Italy                                                                                                                                           |
| 1986-91 | Multiple continuing education courses (over 20) as a course director and/or<br>lecturer<br>(organised by INSKO or Coninuing education center EDUTECH at Tampere                                                                                   |
|         | University of Technology)                                                                                                                                                                                                                         |
| 1996    | NATO Advanced Study Institute of Low Power Design for Deep Submicron Technologies, Italy                                                                                                                                                          |
| 1997-98 | Multiple one to 5 day graduate level courses to Ericsson Radio Systems,<br>Ericsson Components, Nokia Mobile Phones, and Nokia Research Center on<br>A/D converters, mixed signal designs, and on physical architectures of<br>VLSI/ULSI systems. |
| 1995    | Organised and lectured 3 day continuing education course on Sigma-Delta Converters for Ericsson Components AB staff.                                                                                                                              |
| 1995    | Organised and lectured a graduate course on Physical Architecture of ULSI/VLSI Systems at Helsinki University of technology (won the best course price for academic year 1994/95)                                                                 |
| 1996    | Organised and lectured 8 day continuing education course on Physical Architecture of ULSI/VLSI Systems for Ericsson Radio AB staff                                                                                                                |

| 1997        | Organised and lectured 8 day continuing education/graduate course on Physical Architecture of ULSI/VLSI Systems for Ericsson Radio Systems AB staff                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1998        | Organised and lectured 8 day continuing education/graduate course on Mixed<br>Signal System Design for Ericsson Radio Systems AB staff                                               |
| 1996        | Organised and lectured 5 day continuing education course for Nokia<br>Corporation staff on Physical Architecture of ULSI/VLSI Systems in Tampere                                     |
| 1997        | Organised and lectured 3 day continuing education/graduate course for Nokia<br>Mobile Phones staff on Physical Archiecture of ULSI/VLSI Systems in<br>Tampere                        |
| 1997        | Organised and lectured 3 day continuing education course for Nokia Mobile<br>Phones staff on Mixed Signal System Design in Oulu                                                      |
| 1998        | Organised and lectured 14 hour continuing education course/graduate on<br>Sigma-Delta Noise Shaper Design for Ericsson Radio Systems AB staff                                        |
| 1996-98     | Co-organised and lectured 30% of 32 hour continuing/graduate course on A/D Conversions for Ericsson Radio Systems AB and KTH staff.                                                  |
| 1998        | Organised and lectured graduate course on Low Power IC Design at Helsinki<br>University of Technology, Finland                                                                       |
| 1998        | Co-lectured with Prof. Kari Halonen) continuing education course IC Design to<br>Nokia Mobile Phone staff in Oulu                                                                    |
| 1997        | Organised and lectured 1 day continuing education course on Low Power<br>Electronic System Design at Nokia Mobile Phones, Oulu                                                       |
| 1999        | Organised and lectured graduate course in VLSI Design at Turku University, Turku, Finland                                                                                            |
| 1999        | Organised and lectured undergraduate course in LSI Design at Helsinki University of Technology                                                                                       |
| 2000        | Organised and lectured a 3-day graduate course on IC circuit and layout design<br>to Nokia Telecommuncation Oy and Fincitec Oy staff                                                 |
| 2000-3      | Organsied and lectured a 3 day intensive final-year undergraduate and graduate course on deep submicron VLSI electrical design at Helsinki University of Technology                  |
| 2001        | Organised a workshop on Network-on-Chip at ESSCIRC Conference, Villach, Austria                                                                                                      |
| 2002        | Organised a tutorial day on interconnect centric design at ESSCIRC2002, Florenze, Italy                                                                                              |
| 2003        | Organised a tutorial day on interconnect centric design at ESSCIRC2003, Lissabon, Portugal                                                                                           |
| Research po | olicy and program formation activities                                                                                                                                               |
| 1986-1990   | Program coordinator (director), National Microelectronics Program of Finland (100 MFIM R&D program for creating the enabling infrastructure in microelectronics systems in Finland). |

- 1988-1990 Director and organiser of the Finnish multichip service FINCHIP to academic users.
- 1987-1991 Co-proposer and initial organiser for International University Program on Digital Signal Processing (with prof. Yrjö Neuvo)
- 1990-1994 Initiative taker and propose organiser for EUREKA-JESSI subproject NorASIC-SMI for organisation of technology dissemination and SME support in ASIC area for Nordic Small and medium sized enterprices.
- 1993-1997 Initiative taker and organiser of NorESD (Nordic Program of Modern Electronic System Design) Continuing Education Program on modern electronic system design consisting over 20 different courses (each with 2-3 day program) both in Sweden (Stockholm) and Finland (Tampere). Total over 400

participants making this, sofar, the largest directed continuing education activity towards industries in these countries.

- 1995-1999 Inititative taker and proposal writer and project director for ESPRIT long term research proposal MEDIA
- 1996-97 Co-proposer and co-planner for SSF graduate school proposal Computing&Communication (C&C), which was then realised as Personal Computing&Communication (PCC) program.
- 1997-1998 Initiative taker and co-proposer for a new SSF graduate school in advanced electronics technology and production, EPROPER. National program started late fall 1999.
- 1996-1999 Co-proposer for an industrial graduate school Electronic Design funded by SSF. First students started in Spring 2000.
- 1994-1996 Initiative taker and first start-up workshop organiser for a joint Finnish-Swedish research program INWITE 1997-2000, funded by NUTEK and TEKES and Finnish and Swedish industries. This program will be followed by EXCITE program for 2001-2003 with additional funding partnership with Academy of Finland and Tekniksforksningsråd (TFR).
- 1997-1998 Initiative taker and co-proposer for a High Speed Electronics program within Microelectronics and Photonics Graduate School financed by SSF. Member and KTH representative in the management board.
- 1994-98 Co-proposer and member of the managemnt board for Mobile Radio consortia (funded by NUTEK and SSF).
- 1994-1996 Co-proposer and member of the management board for Advanced ASIC Design consortia (funded by NUTEK and SSF).
- 1996-2001 Initiative taker and director of Swedish Institute (SI) Visby program project on Electronics for Information Technology education and research co-operation with Tallinn Technical University, Estonia (will be expanded towards Kaunus Technical University during 2000).
- 1998-99 Initiative taker and one of the planners for new educational profile Competence Area Electronics (KELE) in KTH E-sektion study program
- 1997 Initiative taker for national program on System-on-Chip in Sweden. This resulted to establishement of the national Socware program with total budget volume of 400 MSEK during time period 2000-2005
- 1998-2000 Initiative taker (together with Prof. Landgren) and planner for the new electronics program which transformed later to the new IT-university study program and "pusher" and curriculum planner for System-on-Chip related track KK in the new IT educational program. Currently this program represents the largest and most aggressive educational initiative in Sweden with first 165 students starting in Fall 2000.
- 1998-2002 Co-proposer and responsible researcher for SIDA sandwitch program in electronics education and competence development with University of Peradeniya, Sri Lanka.
- 1998-2000 Initiative taker and planner for the International Master Program on System-on-Chip Design at KTH with the first 30 students starting the program in Fall 2000. This is one of the first interdisciplinary SoC educational initiatives in the world.
- 1999-2000 Initiative taker for profiling faculty development and new requirement of professors towards future Ubiquitous Communication Electronics at University of Turku. Four new professor chairs and will be announced from devices to systems with this common focus. Co-propose for a regional R&D program in Turku area with 200 MFIM volume.
- 2000 Initiative taker and co-proposer (with profs. J. Nurmi and J.. Isoaho) to a new national System-on-Chip related research program ESCO (Enhancing System-

| 2000      | on-Chip Competence and Opportunities) in Finland with 200 MFIM targeted<br>research volume and 1250 new specialist trained over the next 5 year period.<br>Initiative taker and co-proposer for a European Union ITS project in education<br>to address the Microelectronics Skill Shortage area IV 8.9 in September 2000<br>cell |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2000      | Ititiative taker and strategic planner for globalisation/internationalisation strategy for the IT-University in Kista                                                                                                                                                                                                             |
| 2001-2004 | Strategic planning responsibility for the academic faculty expansion and education program expansion for the IT-University in Kista.                                                                                                                                                                                              |
| 2000-2004 | Project contractor, SoC-Mobinet EU IST program project of volume 4 MEuro                                                                                                                                                                                                                                                          |
| 2002      | Proposer and coordinator for EoI for networks of Excellence in Network-on-<br>Chip. Co-proposer and founding partner for 3 other networks and 2 Integrated<br>Project proposal.                                                                                                                                                   |
| 2003      | Key proposer, thematic area leader, and contractor for EU 6th framework<br>Network-of-Excellence proposal EuroSOC                                                                                                                                                                                                                 |
| 2003      | Initiator for Nordic/Baltic NorFA network for in Network-on-Chip and Nanosystems                                                                                                                                                                                                                                                  |
| 2002-2004 | Holder of NorFA (Nordisk Forskarakademi) part-time visiting professor position at University of Turku.                                                                                                                                                                                                                            |
| 2003      | Initiator of KTH System-on-Chip joint education and research center in China<br>in cooperation with Chinese national research program 863 and Zhejiang<br>University and Fudan University                                                                                                                                         |
| 2005      | Established Euro-Sino Centers for research and education in SOC                                                                                                                                                                                                                                                                   |
| 2005      | Initiator behind Campus Sweden, a joint operation of KTH, Chalmers, and Karolinska Institutut in Bejing University and in fudan University.                                                                                                                                                                                       |
| 2006      | Initiator of close academic integration between universities in Turku and Stockholm region.                                                                                                                                                                                                                                       |
| 2007      | Initiator of Turku Innovation Platform, a regional governance structure for knowledge and innovation community operation.                                                                                                                                                                                                         |
| 2007      | Initiator a large scale Nordic Master School on Innovative ICT between Turku,<br>Stockholm, Copenhagen and Tallinn.                                                                                                                                                                                                               |

# **Professional Activities:**

| 1986-1987 | President of Tampere section of Electronics Engineers in Finland Society       |
|-----------|--------------------------------------------------------------------------------|
| 1986      | Member of organizing committee for a professional postgraduate course:         |
|           | Design of Analog/Digital Application Specific Integrated Circuits              |
| 1986      | Member of organizing committee for a professional postgraduate course: GaAs    |
|           | Integrated Circuits                                                            |
| 1987      | Member of organizing committee for a professional postgraduate course:         |
|           | Micropower Electronics                                                         |
| 1987-1989 | Organized "National IC Design Workshop" for research institutes and industry.  |
|           | May 1987, March 1988, April 1989, and April 1991                               |
| 1987      | Organized "Sigma/Delta Analog-to-Digital Converter Techniques" workshop.       |
|           | August 1987, August 1988                                                       |
| 1987      | Organized and designed a post-graduate full-term course "VLSI for Digital      |
|           | Signal Processing"                                                             |
| 1987-1988 | Course director for international "Advanced Course on MOS VLSI Design for      |
|           | Telecommunication (10 day course), June 1988 (together with Prof. Y. Tsividis, |
|           | Columbia University, USA)                                                      |
| 1987      | Member of a selection committee and a reviewer for IEEE International          |
|           | Circuits and Systems Conference (ISCAS -88)                                    |

1987-1891 Member of a steering committee for National Microelectronics Research and Development Program

| 1988       | Course director and organizer for "Practical Silicon Compilation in Electronic                     |
|------------|----------------------------------------------------------------------------------------------------|
|            | System Design", 5 day course (in English) in February 1988, Finland                                |
| 1988       | Course director and organizer for "Module Generator Based VLSI System                              |
|            | Design", 5 day course (in English) in March 1988, Finland                                          |
| 1988       | Course director and organizer for "ASIC Design Workshop", 8 day workshop                           |
|            | (in English) in October 1988, Finland                                                              |
| 1988-1990  | Member of a organizing committee and course designer for "International                            |
|            | University Program in Digital Signal Processing"                                                   |
| 1988-1989  | Member of a Department Board, Tampere University of Technology,                                    |
|            | Department of Electrical Engineering                                                               |
| 1989       | Organized (with Dr. Vainio) 2 day industrial seminar "DSP-ASIC Workshop",                          |
|            | February 1989                                                                                      |
| 1989       | Member of a organizing committee for industrial course "Custom Silicon Now!" March 1989            |
| 1988-1989  | Member of Technical Program Committee IEEE European 1989 Solid State                               |
| 1700-1707  | Circuits Conference (ESSIRC) Austria                                                               |
| 1080 1002  | Member of Technical Drogram Committee IEEE ASIC Seminar & Exhibit                                  |
| 1909-1992  | USA                                                                                                |
| 1990-95    | Member of Technical Program Committee, International Solid-State Circuits                          |
|            | Conference, USA                                                                                    |
| 1990       | Conference Chairman, Scandinavian NORCHIP Seminar, Lund, Sweden,                                   |
|            | October 1990                                                                                       |
| 1990       | Member of the Steering Committee, Nordic NORSILC/NORCHIP Project                                   |
|            | funded by NIF                                                                                      |
| 1990       | Member of the Organizing Committee, INSKO courses "New Electronics                                 |
|            | Design Techniques" and "VHDL Course"                                                               |
| 1989-91    | Company Board Member, Kemi Technology Park Ltd.                                                    |
| 1991-94    | Member of the Steering Committee, Nordic NorASIC-SME project (a                                    |
|            | subproject in EUREKA JESSI (Joint European Submicron Silicon Initiative)                           |
|            | project) funded by Nordisk Industrifond and Nordic goverments                                      |
| 1990-91    | Reviewer, International Journal of Computer Aided VLSI Design, and Analog                          |
|            | Integrated Circuits and Signal Processing                                                          |
| 1991       | Conference Co-Chairman (with Prof Olesen) Nordic NORCHIP Seminar                                   |
| 1771       | Copenhagen Denmark October 1991                                                                    |
| 1991       | Member of the Steering Committee for ASIC Design Methodologies and Tools                           |
| 1771       | (ASDI) Program (a part of Finnich National Electonic Design and                                    |
|            | (ASI1) Hogram (a part of Finnish National Electonic Design and<br>Manufacturing Programme 1001 05) |
| 1001       | Mambar of the Steering Committee for Circuit Roard Design and Testing                              |
| 1991       | Methods and Tools Duoguam (a next of Finnish National Electronic Design and                        |
|            | Menufosturina Dragramma 1001 05)                                                                   |
| 1001.02    | Manufacturing Programme 1991-95)                                                                   |
| 1991-92    | Member of the Technical Program Committee, IEEE European Solid State                               |
| 1000       | Circuits Conference (ESSCIRC)                                                                      |
| 1992-      | Chairman, Nordic NORCHIP project with over 15 Scandinavian participating                           |
|            | institutions. Duties to develop Scandinavian consortia and network for Centers-                    |
|            | of-Excellence in microelectronics                                                                  |
| 1994-      | General chairman, IEEE NORCHIP conference (a Nordic/Baltic conference                              |
|            | specializing to IC design and design methodologies. Best papers are published                      |
|            | as a special issue of Journal of Analog Circuits and Signal Processing and                         |
|            | Journal of VLSI Signal Processing).                                                                |
| 1993-94    | Member of the company board, Synthesia AB                                                          |
| 1996, 1998 | Member of Technical program Committee, IEEE European Solid State Circuits                          |
|            | Conference (ESSCIRC)                                                                               |

| 1992-2001<br>Circuits | Member of Technical Program Committee, IEEE International Solid-State                               |
|-----------------------|-----------------------------------------------------------------------------------------------------|
| Circuits              | Conference (ISSCC)                                                                                  |
| 1004                  | Cuest as adjtor for special issue in Journal of Analog Circuits and Signal                          |
| 1774                  | Processing                                                                                          |
| 1007 1009             | Flocessing                                                                                          |
| 1997-1998             | Executive Board Member, national graduate school Personal Computing and                             |
| 1007                  | Communication (PCC).<br>Member of Editorial Doord, Journal of Analog Integrated Circuits and Signal |
| 1997-                 | Processing                                                                                          |
| 1998                  | Technical program committee member. Design, Automation and Test in Europe                           |
|                       | Conference (DATE99)                                                                                 |
| 1997                  | Guest co-editor for special issue in Journal of Analog Circuits and Signal                          |
| 1007 1009             | Processing<br>Member of the commonly bound KTH Holding AD                                           |
| 1997-1998             | Member of the company board, KTH Holding AB                                                         |
| 1997-1998             | Executive Board Member, national graduate school in Microelectronics and                            |
| 1000 2000             | Photonics, high speed electronics.                                                                  |
| 1999-2000             | Conference (EWME2000), France, 2000                                                                 |
| 1998-2000             | General Chairman, IEEE European Solid-State Conference in Stockholm in                              |
|                       | year 2000 in Stockholm                                                                              |
| 1999                  | Expert reviewer, EU ESPRIT PREST research project                                                   |
| 1999                  | Expert reviewer, EU ITS programme proposal for the first call.                                      |
| 2000                  | Expert reviewer, EU ESPRIT PATMOS project                                                           |
| 1999                  | Expert reviewer, Belgian Flamish National Research Program 1999-2001 on                             |
|                       | information technology                                                                              |
| 1999                  | Expert reviewer, Belgian evaluation of the Flemish participations in the                            |
|                       | European EUREKA-program MEDEA                                                                       |
| 1999                  | Technical program committee member, IFIP International Conference on                                |
|                       | Very Large Scale Integration                                                                        |
| 1999-2000             | Vice chairman and Local organizing committee chairman, IEEJ Analog VLSI                             |
|                       | conference, Stockholm,                                                                              |
| 2000-2001             | Technical Program Committee member for European Solid State Circuits                                |
|                       | conference (ESSCIRC) 2001                                                                           |
| 2000-2001             | Technical Program Committee member for European Conference on Circuit                               |
|                       | Theory and Design (ECCTD) 2001                                                                      |
| 2000-2001             | Technical Program Committee Member, IEEE International Conference on                                |
|                       | Electronics, Circuits and Systems                                                                   |
| 1999-2000             | Technical Program Committee Member of Baltic Electronics Conference (BEC)                           |
|                       | 2000                                                                                                |
| 1999-2000             | Member of the management board for Industrial Graduate School in Electronic                         |
|                       | Design, funded by KK-foundation.                                                                    |
| 2000-                 | Member of the management board for national System-on-Chip program                                  |
|                       | Socware                                                                                             |
| 2000-                 | Director of KTH SoC research and education activities. Responsible director of                      |
|                       | International Master Program on System-on-Chip at KTH                                               |
| 1998-2003             | Area manager in System-on-Chip area in national SSF funded INTELECT                                 |
|                       | research program                                                                                    |
| 2000                  | Guest co-editor for special issue in Journal of Analog Circuits and Signal                          |
|                       | Processing                                                                                          |
| 2001                  | Guest co-editor for special issue in Journal of Analog Circuits and Signal                          |
|                       | Processing                                                                                          |
| 2002                  | Guest co-editor for special issue in Journal of Analog Circuits and Signal                          |
|                       | Processing                                                                                          |

| 2000-     | Member of the Academic Advisory board, Turku Center for Computer Science (TUCS).                                       |
|-----------|------------------------------------------------------------------------------------------------------------------------|
| 2000-     | Member of the Advisory Board, Imsys AB (a Swedish high technology company with focus on innovative microprocessor ICs) |
| 2000-     | Advisor, Spirea AB (a Swedish high technology company with focus on Bluetooth products).                               |
| 1980 -    | Participated over 100 international conferences                                                                        |
| 2004      |                                                                                                                        |
| 1999      | Expert reviewer for Belgian Government on IMEC, Leuven, activities and future directions and organisational structure  |
| 2000      | Technical program committee member of the European Solid State Circuit Conference                                      |
| 2001      | Conference Chair and orgainiser, 19th IEEE Norchip Conference, Kista Sweden                                            |
| 1991-     | Chairman of the Executive Board of IEEE Norchip series of Nordic/Baltic conferences                                    |
| 2001      | Conference organising committee member, DATE Conference 2002                                                           |
| 2001      | Technical program committee member, 4 <sup>th</sup> European Workshop<br>on Microelectronics Education (EWME02), 2002  |
| 2002      | Technical program committee member of the Baltic Electronic Conference                                                 |
| 2002      |                                                                                                                        |
| 2002      | Technical program committee member, European Solid State                                                               |
|           | Circuits Conference 2002 & 2003 & 2004 (Florence, Lissabon, Leuven)                                                    |
| 2002      | Guest editor Journal of Analog Circuits and Signal Processing                                                          |
| 2003      | Technical program committee member for ESSCIRC and special workshop organiser                                          |
| 2003      | Expert reviewer for multi billion Euro Medea+ Eureka programme.                                                        |
| 2003      | Guest co-editor for special issue in IEEE Journal of Solid State Circuits                                              |
| 2003      | Guest co-editor for special issue for Journal of System Architectures                                                  |
| 2004      | Technical program committee member, EWME 2004 (European Microelectornics Education Conference)                         |
| 2004-2008 | Vice-Chairm of Multiprocessor SoC workshop (MPSOC2004)                                                                 |
| 2005      | Technical program committee member, European Solid State Circuit                                                       |
|           | Conference                                                                                                             |
| 2007      | General Chairman, EWME 2006 in Stockholm, European Microelectronics<br>Conference                                      |
| 2005      | Steering Group member for ESSCIRC/ESSDERC conferences                                                                  |
| 2007      | Steering Group member, IEEE Int Workshop for System-on-Chip                                                            |
| 2008      | Vice.Chiar, IEEE COMPSAC Conference                                                                                    |
| 2011      | General Chair, ESSCIRC/ESSDERC 2011 conference                                                                         |

#### Membership in Professional Organizations:

IEEE, Electron Device, and Circuits and Systems, and Solid-State Circuits Societes Electrochemical Society Electronics Engineers in Finland Society Finnish Technical Society Finnish Physical Society

### **Fellowships and Grants:**

Asla-Fulbright Fellowship 1983 - 84 Finnish Cultural Foundation Grant 1983 - 85 Wihuri Foundation Grant 1984 Foundation for Advancement of Technology Grant 1984

## **Teaching Experience:**

Lecturing and designing undergraduate and graduate courses (1980 - 2000) in the following topics (responsibility include course planning, material selection, additional course material development, lecturing and grading):

- Semiconductor Physics (for EE students)
- Quantum Physics (for EE students)
- Computability Theory (teaching assistant)
- Theoretical Computer Science (teaching assistant)
- Discrete Components and Semiconductor Devices
- VLSI Design
- Integrated Circuits
- CAD/CAE Methods in Analog Electronics
- Commercial Electronic Components and Circuits
- Analog and Digital Electronic Circuit Structures and Design
- Analog Circuit Design on Silicon
- Electronics Laboratory Works and Special Projects
- Computer and Processor Architecture
- Digital Equipment Design
- Structured VLSI System Design
- VLSI Processor Architecture and Design
- VLSI for Digital Signal Processing
- High Speed Digital System Design
- Practical Packaging Technologies for Electronic System Design
- Low Power Electronic System Design
- Low Power IC Design
- Sigma-Delta A/D converters
- A/D and D/A conversion techniques
- Physical Architecture of VLSI/ULSI Systems
- Mixed Signal System Design
- VLSI Design
- LSI Design
- Digital System Engineering
- High Speed CMOS design
- Embedded Systems in SoC
- Digital Hardware organisation
- Digital Circuit Techniques for deep submicron CMOS
- Electrical Design of Digital Systems
- Nanoelectronic systems

Many (over 60) professional post-graduate and continuing education short courses and seminars (lectured/designed) including a Nordic co-operative program NorESD for continuing education.

New curriculum structure and course integration approach in electronics education at Royal Institute of Technology.

New specialised curriculum towards System-on-Chip integration from physical integration to functional integration.

New international M.Sc. educational program, SOC Masters, at KTH

New national and international B.Sc., M.Sc (Teknologie magister), Civ.ing. programs for IT-University in Kista. 750 students will enter on yearly basis to these programs, of which over 300 are international students.

#### **Organization development experiences 1986-2003**

Organised a new electronics educational program at Tampere University of Technology 1985-86

Created a current Microelectronics lab with focus on circuit design issues at Tampere University of Technology

Organised national circuit related research activities as the coordinator of the national Microelectronics Program of Finland 1987-90

Started and organised Digital hardware Laboratory (during that time part of Signal Processing Lab) 1989-1992. Currently a laboratory of 130 persons

Worked as Head of Laboratory (prefekt) of Signal processing Laboratory being responsible on overall education and administrative issues. (1988-89)

Contributed significantly to the creation of International Program of Signal Processing at Tampere University Technology (jointly with Prof. Yrjö Neuvo), 1988-89

Created from scratch electronics design activities at Royal Institute of Technology (KTH) and Electronic System Design Laboratory, and establishing that as the recognised leading European research and education unit in this area comparable to the best US units.

Organised multiple large-scale donations for creating competitive educational environment both at TUT and at KTH.

Creation and support for activities towards technology dissemination and enhanced usage in SME sector in Nordic area, 1990-1994

Contributed as initiator or co-propose to formation of multiple graduate schools and national research programs in Sweden, 1995-1998

Initiated the process to create a national program and policy of System-on-Chip design issues (including education, research, and industrial activities), 1997-1999 Contributed to the restructuring of education in electronics area at KTH and one of the early propagators and architects for the IT-university program at KTH, 1998-2000

Leadership as dean for IT-University development with currently over 3500 full time students, 60 professors and associate professors and 520 MSEK yearly total budget. Definition of new professor areas and ling-term educational strategies.

Initiator and organiser for International Master Program on System-on-Chip Design (SoC Masters) at KTH, 1999-2003. Currently the most successful international master program at KTH with over 500 applicants each year.

Member of KTH Executive Management Board (Ledningsgrup)

Member of KTH Faculty Dean Council

Member of KTH Faculty Promotion Council

Member of KTH International Programs Council

Chairman of Recruitment Board for IT-University

Chairman of Educational Board for IT-University

Director, Turku Centre of Computer Science

#### Research activities and program development experience 1987-2000

**Research Projects in 1987:** 

Digital Signal Processing and Application Specific Integrated Circuits (DSP-ASIC, system and circuit designs and design methodologies) co-principal investigator, funded by Technology Development Centre.

Hierarchical and Deterministic Modelling of IC structures and Fabrication Processes, Principal Investigator, Academy of Finland.

Advanced Microarchitectures for High Performance Digital Signal Processing, Matine, Principal Investigator.

Electronic Integration of High Energy Particle Detector for SOHO Satellite (by ESA), Principal Investigator.

Advanced Analog to Digital Conversion Techniques, Industry funded, Principal Investigator.

Program Coordination, National Microelectronics R&D Program

#### **Research Projects in 1988:**

High Performance Microarchitectures for Adaptive Signal Processing, Principal Investigator

SMARTPOWER-Integrated Circuits for Power Electronics and Mechatronics, Co-investigator (circuit techniques)

A/D and D/A Conversion Techniques, Principal Investigator

Electronic Integration of High Energy Particle Detector for SOHO Satellite, Principal Investigator and co-investigator in international ERNE-project for ESA

Design of Testable and Verifiable Integrated Circuits and Electronic System for Avionics, Principal Investigator

DSP-ASIC, 2<sup>nd</sup> year, Co-investigator and project manager

Research co-operation with Integraph Corp. (Huntsville, USA) on advanced circuit design techniques and related tools. Integraph provides workstation and programs worth of over 1 million FIM to VLSI Research Group

Research co-operation with Silicon Compiler Systems (SCS) (San Jose, USA) on VLSI system design. SCS provides Generator Development Tools and module compiler software worth over 5 million FIM to VLSI Research Group in order enhance VLSI system design know-how in Finland

Program Coordination, National Microelectronic R&D program

- FINSILC-project: silicon compiler systems for Finnish universities

- FINCHIP - a commercial multichip project for industrial R&D, small scale production, and academic research and education

- monitoring and developing national research program on ASIC design

Training program on gate array and standard cell dig-ital system design for over 250 industrial designers, Principal Investigator

#### **Research Projects in 1989:**

DSP-ASIC, 3rd year, co-investigator and project amanger

SMARTPOWER, 2<sup>nd</sup> year, co-investigator

DSP-CORE, 1<sup>st</sup> year, research on high resolution analog interfaces and core microprocessor and signal processor architectures and implementations for embedded system ASIC implementations in instrumentation and telecommunication. Principal investigator.

Digital Power Control. Research on digital ASIC based intelligent thermal overload relays and contactors for electric machines. Principal investigator.

Constant False Alarm Rate (CFAR) radar digital signal processing. Principal investigator.

Oversampled sigma/delta converters for telecommunication applications. Principal investigator.

ESPIRIT project Promotion of VLSI Design Skills. Co-investigator.

Research co-operation with Silicon Compiler Systems on VLSI tools for DSP-ASIC.

Program Coordination, National Microelectronics Program

-FINSILC; extending silicon compilation tools to technical colloges in Finland in order to initiate ASIC training in technical colleges and institutes.

-FINCHIP; integrating FINCHIP services with ESPIRIT project "Promotion of VLSI Design Skills" and provide high performance digital CMOS processing capabilities to Finnish research establishments.

-VLSINET; computer network for design information exchange and email between research organizations, industry and FINCHIP.

-Developing new research areas for the 2<sup>nd</sup> phase of National Microelectronics Program in 1990s.

#### **Research Projects 1990:**

DSP-ASIC, 4<sup>th</sup> year, co-investigator

DSP-CORE, 2<sup>nd</sup> year, principal investigator

Digital Power Control, 2<sup>nd</sup> year, principal investigator

CFAR Radar signal processing andhardware implementations, 2<sup>nd</sup> year

Oversampled sigma/delta converters, industrial applications in process automation (sensors) and mobile communication (intermediate frequency signal processing), principal investigator

Digital Audio. Established and arranged funding for industrial consortia for precompetitive R&D in digital audio and DSP based loudspeakers, principal investigator

Organized funding and coordinating for Technical Colleges in developing microelectronis and system design courses.

Established Digital and Computer System Design Laboratory in Signal processing Laboratory, TUT with help of 6.5 million FIM grant as hardware and software from industry.

Coordinator, National Microelectronics R&D Program of Finland, 4<sup>th</sup> year -planning futher activities after the end of Finnish NMP

#### **Research Projects 1991**

Developing new application specific signal processor architectures with a European company (Austrian Microelectronics Systems, AMS), 3 researchers Research in ASIC based smartpower applications (Smart Motor Controller), 4 researchers

Research in PCB/hybrid/MCM electrical and system level simulation techniques and tools to distribute simulations on computer network, 4 researchers (part of KOSTI Program in new National Electronics Programme) Digital audio for loudspeakers, 2 researchers

ESPRIT EUROCHIP VLSI Design Skill Training Action

Sigma/delta data conversion research, 4 researchers EUREKA JESSI Application Project #42 and Nordisk Industrifond funded NorASIC-SMI project (part of ASPI program in Finland), 5 researchers

-synthesis for DSP-ASIC

-DSP cell libraries

-simulation acceleration tools

-innovative DSP integration applications

Evaluation of Finnish Industry Needs and Requirements for Standardized Design Tool and Database Integration (ESKART, Part of new National Electronics Programme, cooperation with Research Institute for Information Technology, TUT), 1 researcher

#### **Research projects in 1992**

Reusable macro library based design methodology at Tampere University of Technology. Close contact/supervising to earlier research projects at TUT. Research cooperation with CERN on data collection system in Large hadron

Collider based on ATM switching technologies (KTH)

Asynchronous design methodologies (KTH)

NorASIC, a ASIC technology dissemination project as well as evaluation of ASIC technology adoption in industries. Initiaiting the activites at Institute of Microelectronics in Sweden.

#### **Research projects 1993-94**

Walkstation, an interdiciplinary research project on future multimedia personal communication

ATM switch fabrics for very high throughput and 10 Gbit/s building blocks. Self-timed asynchronous architectures and their applications to spread spectrum radio receivers.

High level synthesis technologies for memory intensive telecommunication applications

System level design toolbox, a collection of tools for early exploration and estimation of communication systems

#### Research program 1994-1997

The main objectives of the research program at ESDlab is to: (i) conduct conceptual design and feasibility of new circuit architectures and design methods and concepts on selected area of telecommunication applications, (ii) explore long range technology and circuit options for VLSI/ULSI systems, and (iii) identifying critical design concepts which may provide paradigm shift in design methodology. This is achieved at ESDlab via a research program with 3 focus 3 areas:

## i) VLSI/ULSI System Applications and Strategic Implementation Techniques

Focus on new concepts and architectures in personal communication (CDMA) and high speed switching. On implementation side high speed sigma-delta methodology and asynchronous design techniques for low power and high performance are under study

#### (ii) Design Methodology and Tools

Research focus on HW/SW codesign and co-verification issues and performance estimation, and on high level synthesis for telecommunication oriented applications.

#### (iii) High Speed/High Performance Complex Circuits

Research focus on design and technology issues (on both Si- and III-Vsemiconductor based substrates) for high speed (0.5-40 GHz) mixed-mode circuits for optical and wireless communication and ATM.

This program is realised via multiple smaller nationally and internationally funded research projects. Key aspects has been in establishing and starting up advanced and long term (5-10 years) graduate schools in the area as Personal Computing and Communication (PCC) and Microelectronics and Photonics (High Speed Electronics Track).

#### Research program 1998-2001

The objective of the ESDlab is to do research and education in the design of complex electronic systems. The ESDlab mission is to

1.develop a new knowledge base and to do industrially relevant research in innovative design on VLSI/ULSI systems and technologies,

2.couple research to educational activities, and

3.provide state-of-the-art facilities for own work and to our industrial affiliates

The key research issues to improve design efficiency and design quality are: **Functional design and validation**: Functional design for heterogeneous ASICs consisting of multiple DSP and RISC core processors, with embedded software integrated on chip memories resulting to much higher design abstraction and specification levels in the design process requiring new description languages and synthesis techniques.

**IP based design**: Significant improvement of reusability and enhanced reusable macro generation in all phases of the design, resulting to more efficient IP (intellectual property) encapsulation.

**Interconnection based design**: Design optimization strategies in an environment where the cost of an interconnection is much higher (for area, power consumption, speed and cost) than a cost of logic cells or transistors resulting in new design paradigms. Most of the current design paradigms and algorithms are based on research in early 1980s, where the situation was completely reversed. Chip and system level synchronization strategies for complex circuits consisting of complex

building blocks resulting in high system performance and standardized way to integrate complex IP to designs.

**Physical system integration**: Low power design strategies for deep submicron design for orders of magnitude reduced power consumption resulting in efficient power management techniques as well as emphasis of codesign of system and implementations aspects. Mixed signal design strategies for integrating the analog interfaces to system circuits. The key issues is digital noise rejection techniques as well a s robust analog circuit techniques for low voltage operation constraint resulting to high yield and robustness of the mixed signal system chips.

In **education** ESDlab covers the same areas of functional system design and physical system integration. A new type of competence and breed of system engineers and engineering scientists need to be created in order to help our

industries to meet the challenges of the near future. The system integration aspect must include both the traditional "oriented" system view as well as better understanding of the physical constraints and design issues at all levels from transistors to different substrate technologies and interconnection strategies. In several courses ESDlab addresses these concerns from different perspectives, ranging from mixed signal design and packaging technologies to requirements definition, system specification and concurrent engineering. In order to make this feasible all these topics are presented at proper abstraction levels to allow the students to comprehend the topics and make the connections between them.

These generic goals are pursued in multiple nationally and internationally funded research projects, where the long term strategic aspects are ensured via the national graduate school programs. The application domain for most projects is in area of 4<sup>th</sup> generation multimedia mobile systems, which will emerge as industrial products within next 10 years. As an example of such research project is European union financed ESPRIT Long Term Research project MEDIA with research focus on 4t<sup>h</sup> generation mobile communication infrastructure, basestations. This project was initiated by us and we serve as the main contractor for the consortia.

These programs are carried out within the framework of the following graduate schools, which I am one of the founding members and proposal initiators. Other topics above are carried out by 3 associate professors at Electronic System Design Laboratory:

**Personal Communication and Computing**. In this program my research focus is on low power techniques and DSP integration for high data rate (10-100 Mbit/s) 4<sup>th</sup> generation mobile systems

**Microlectonics and Photonics**. In this program my research focus is in high speed electronics and new radio architectures suitable for deep submicron CMOS implementations. In the initial phase major effort is in area of wideband A/D interfaces.

**EPROPER** is a new program with focus on integration technologies and production techniques for future electronics systems. My own research focus is on Coin Radio, fundamental aspects on packaging technologies and design issues towards order of magnitude reduction of current radio terminals. Aim is to provide on 10 year perspective wearable personal electronics with wideband connectivity.

**Electronic Design** is also a new graduate school program with industries and focus on interdisciplinary design issues of complex electronic systems. My own research focus is on design methodologies and robustness aspects.

In addition of these above mentioned larger research programs, I contribute also on national microelectronics program with the following projects (as technical project leader and Ph.D. student supervisor):

-Wideband CDMA architectures and implementations for 3<sup>rd</sup> generation mobile systems. Research focus is on low power DSP implementations

-Substrate and signal couplings for mixed signal RF/analog/digital integration with research focus on noise margins studies, simulation and modelling techniques for mixers, oscillators, and sigma-delta noise shapers under substrate and interconnect mediated disturbances.

-Single level integration/packaging technologies and optimal interconnect strategies or deep submicron digital and mixed signal systems

In addition, I am currently preparing a new research program on circuit analysis and design approaches towards multiple giga transistor circuits based on completely different circuit level abstraction as used today.

#### Research program 2001-2005

Currently multiple new projects have been defined and new applications have been submitted to the funding agencies for projects to be started sometime 2001. The key focus in ESDlab research programs will be in three areas

- Platform based gigascale integration. Focus is on refonfigurable and programmable large scale chip architectures and their supporting design methodologies
- Communication architectures and circuit techniques for low energy and robust/error free on chip communication. Earlier integration work is integrated to high level design methodology
- Mixed signal issues towards gigascale integration including signal integrity, power distribution and analog/RF integration aspets in very compact systems
- Fundamental research in new logic design paradigms and circuit technologies beyond the current industrial roadmaps

#### Research program 2007-2012

Currently multiple new projects initiated, under progress or in application phase for autonomous operation of complex systems including autonomic monitoring, helaing and dynamic reconfiguration. The key driving issues is both software and hardware itnegration for efficiency and design and performance constraints. The key technological challenge is exploring the limits of nanoscale CMOS.

New technology directions has been initiated with very large scale Excellence centre for Intelligent Paper and Packaging. The forest, electronics, and biomedical industries are three of the most important industries in Nordic area. In a global perspective, Norden has a leading position in these areas. Today there is an untapped opportunity for sustainable growth in the realm of ubiquitous intelligence, which aims to embed tiny and intelligent systems in almost everything including artifacts, the human body, paper and packaging. Due to resident competences, it is likely that Norden will have a high chance to succeed in some areas such as intelligent pharmaceutical packaging, smart foods packaging, hospital logistics and patient care.

However, due to the pressure of global competition, our industries have focused their internal R&D on existing core products. In order to capture this opportunity, the forest industry, electronics industry and the bio-medical industry must work together, jointly developing the necessary technologies such as integrating biomedical sensors, energy and battery cells, and wireless links on paper and packaging. This proposed center is therefore a hub and a research platform required for such a multi-disciplinary collaboration Here electronics, nanotechnologies, and traditional processing technologies will meat and melted with new system concepts and application domains.

## Supervised and defended Ph.D Theses.

- Jouni Isoaho, "DSP System Development and Optimization with FPGAs", 1994, Professor, University of Turku
- Jari Nurmi, "Application Specific Digital Signal Processors: Architecture and Transferable Layout Design", 1994, Professor, Tampere University of Technology
- Teppo Karema, "Oversampling A/D and D/A Converters Using One-Bit Sigma-Delta Modulation Techniques", 1994, Director of Technology (CTO), VLSI Solutions Inc
- Tawfiq Lazraq, "Design Techniques and Structures for ATM Switches", 1995, senior expert, Ericsson AB
- Bengt Jonsson, "Switched-Current Circuits: From Building Blocks to Mixed Analog-Digital Systems", 1999, senior expert, Ericsson AB
- Bengt Oelmann, "Asynchronous and Mixed Synchronous/Asynchronous Design Techniques for Low Power", 2000, Professor, Mitthögskolan, Sundsvall, Sweden
- Henrik Olson, "Algorithm-to-Architecture Refinement for Digital baseband Radio Receiver" 2000, technical expert, Ericsson AB
- Peeter Ellervee, "High-Level Synthesis of Control and Memory Intensive Applications", 2000, professor, Tallinn Technical University
- Matias O'Nils, "Soecification, synthesis and validation of HW/SW interfaces", 1999, Professor, Mitthögskolan(Sunsvall).
- Kalle Tammemäe, 1999 (joint student with TTU, defence in TTU), rector (president) IT-College, and adjuct professor at Tallinn Technical University, Tallinn, Estonia. Currently vice-president of Tallinn Technical University.
- Yonghong Gao, "Architecture and Implementation of Comb Filters and Digital Modulators for Oversampling A/D and D/A Converters", 2001, managing director, ZTE Communication,Kista
- Li-Rong Zheng, "Design and Analysis and Integration of Mixed-Signal Systems for Signal and Power Integrity" 2001, professor, KTH, Dean at fudan University, Shanghai
- Imed ben Dahou, "Low Power Design Techniques for Deep Submicron technology with Application to Wireless Transceiver Design", 2002, Associate Professor in Saudi-Arabia,
- Andreas Gothenberg, "Analysis and Design of Low Oversampling Sigma-Delta Modulators for RF Front-Ends", 2002. Managing director of STINT, Swedish foundation for International Cooperation in Research and Higher Education.
- Li Li, "Noise analysis for RF mixers", 2004. Associate professor, Harbin University, China, currently senior engineer Catena Wireless AB
- Li Bingxin, "Design of sigma-delta modulators for wireless receivers", 2003, post-doctoral fellow, Tokyo University, Japan. Currently at Hi Silicon (Huawei) AB, Kista, Sweden
- Dinesh Pamunuwa, "Modelling and Analysis of Interconnects for Deep Submicron System-on-Chip", 2003, Senior Lecture (associate professor), University of Peradeniya, Sri Lanka. senior reader at University of Lancester, UK and currently Senior Reader at University of Bristol, 2013
- Steffen Albrecht, "Sigma-Delta Techniques for Multi-Band Multi-Standard Radio", 2005. Strategy Director, Philips Lightning, Shanghai
- Xinzhong Duo, "System-on-Package Solutions for Multi-Band Multi-Standrd Radio", 2005. Technical manager, Semiconductor Manufacture Internation Corp (SMIC), Shanghai

- Meigen Shen, "Concurrent Chip-Package Design for Radio and Mixed-Signal Systems", 2005. Xanadu Wireless Corp, Netherlands. Currently director of Fudan Innovation Center at Wuxi, China
- Maxim Teslenko, "All around Logic Synthesis", 2008, senior expert Ericsson AB
- Adam Strak, "Timing Uncertainty in Sigma-Delta Analog-to-Digital Converters", 2006, Infineon Semiconductors
- Roshan Weerasekera, "System Interconnection design trade-offs in 3-D integrated circuits", 2008, Senior Scientist at A-STAR, Singapore, 2013
- Majid Baghaei-Nejad, Impulse radio ultrawideband for wireless sensing and identification, 2008, Associate Professor, Dean, Sabzevar University, Iran
- Ethiopia Nigussie, "Exploration and Design of High-Performance Variation Tolerant On-Chip Interconnects", 2010, University teacher, University of Turku
- Sampo Tuuna, "Modeling and Analysis of Noise and Interconnects for On-Chip Communication Link Design", 2011
- Masoud Daneshtab, "Exploring Adaptive Implementations of On-Chip Networks", 2011. Post-doc at University of Turku
- Zou Zhuo, "Impulse Radio UWB for the Internet-of-Things A Study on UHF/UWB Hybrid Solution", 2012. Senior researcher at KTH
- Thomas Canhao Xu. "Hardware/Software Co-Design for Multicore Architectures", September 2012. Post-doc at UTU
- Amir Rahmani, "Exploration and Design of Power-Efficient Networked Many-Core Systems", 2012.
- Liang Guang, "Hierarchical Agent-based Adaptation for Self-Aware Embedded Computing Systems", 2012.
- Alexander Wei Yin, "On Energy Efficient Computing Platforms", 2012.
- Geng Yang, Biomedical Electronics for Wearable Healthcare Devices", 2013
- Waqar Ahmad, Core Switching Noise for On-Chip 3D Power Distribution Networks", 2013
- Yasar Amar, "Printed Antennas for Ubiquitous Sensors", 2013
- Liang Rong, "All Digital Polar Transmitter Design for Software Defined Radio Architecture and Low Power Circuit Implementations", 2013
- Moazzam Fareed Niazi, "Modeling and Verification for Platform-Based Design", 2013
- Khalid Latif, "Design Methodology for Scalable and Application independent MPSoC platforms", 2013
- Masoumeh Ebrahimi, "Adaptive Routing Approaches for Networked Many-Core Systems", 2013

# Post-docs starting in my laboratory after their PhD and who have reached docent or professor level positions:

- Prof. Doc. Ahmed Hemani (KTH),
- Prof. Doc. Elena Dubrova (KTH),
- Prof. Doc. Axel Jantsch (KTH),
- Prof.Doc. Ana Rusu (KTH),
- Prof. Doc. Li-Rong Zheng (Dean at Fudan University),
- Prof. Adam Postula (Univ. of Brisbane),
- Doc. Assoc.Prof. Juha Plosila (UTU),
- Doc. Adj.Prof Tiberiu Seceleanu (Principal Scientist, ABB Corporate Research and Mälärdalen Högskolan).
- Doc. Ass.Prof. Pasi Liljeberg (UTU),

• Prof. Sashi Kumar (Jonköping University)

## LIST OF PUBLICATIONS, PRESENTATIONS AND PATENTS 1982-2008

Prof. Tenhunen's research interest and publications activities have been in areas:

- Interconnect centric and robust/interference free design of electronic systems, architectures and methods
- Design of embedded and integrated systems towards signal processing, communication, and internet-of-things applications
- Flexible electronic systems and intelligent integration to paper and pulp based substrates and packages
- 3D integration technologies and modelling & design of 3D circuits and systems using through-silicon-via (TSV)
- VLSI applications in personal communication and fundamental design constraints and future paradigms necessary to harvest the technology potential
- Platform based design methods and architectures based network-on-chip architectures
- Embedded dependable systems based on agent controlled autonomic systemic architectures (HW/SW)
- VLSI Design and Circuits, especially towards DSP
- IC Mixed Signal Circuits and Systems including sigma-delta A/D and D/A
- Integrated Heterogeneous Sensible Systems
- Technology policies and educational strategies in area of rapidly evolving ICT technology.

## Thesis:

- 1. Anomalous Properties of Silicondioxide and Chalcogenide Glasses, Master of Science Thesis (in Finnish), Helsinki University of Technology, August 1982, 151 p.
- 2. Formation of Anodic Porous Silicon for Silicon-on-Insulator VLSI Structures, Ph.D. Thesis, Cornell University, September 1985, 206 p

## International granted patents in multiple countries:

- 3. T. Lazraq, P. Bergstedt, H. Tenhunen, and M. Mikhtari. Atm switch core, 1997. Granted patent US6091728. Patent number in other countries: AU5784896, CA2220514, EP0826293, JP11505089T, SE504985, SE9501720, WO9636196.
- 4. T. Ritoniemi, T. Karema, and H. Tenhunen. Cascaded Nth order (N>2) feedforward sigma-delta modulators, 1997. Granted patent US5629701. Patent number in other countries: DE69314939D, DE69314939T, EP0624290, FI90296B, FI90296C, FI920378, JP3113277B2, JP7503346T, WO9315557.
- 5. M. Renfors, Y. Neuvo, J. Makinen, H. Tenhunen, and J. Rapeli. Noise elimination method, 1994. Granted patent US5285165.
- T. Karema, H. Tenhunen, and T. Ritoniemi. Sigma-delta modulator for a D/A converter with pseudorandom jitter signal insertion, 1993. Granted patent US5191331. Patent number in other countries: DE69212337D, DE69212337T, FI88980B, FI88980C, FI910116, JP3130105B2, JP4317224.
- 7. T. Karema, H. Tenhunen, and T. Ritoniemi. Delta-sigma analog-to-digital converter with overload dependent modulator order, 1993. Granted patent US5191331. Patent

number in other countries: DE69214996D, DE69214996T, FI88765B, FI88765C, FI911694, JP3142946B2, JP5110442.

- T. Karema, T. Ritoniemi, and H. Tenhunen. System and method of scaling error signals of caseload second order modulators, 1991. Granted patent US5061928. Patent number in other countries: CA2002359, DE368610T, DE68915700D, DE68915700T, ES2064459T, FI80548B, FI80548C.
- 9. T. Karema, H. Tenhunen, and T. Ritonieme. A method of cascading two or more sigma-delta modulators and a sigma-delta modulator system, 1990. Granted patent EP0368610. Patent number in other countries: CA2002359, DE368610T, DE68915700D, DE68915700T, ES2064459T, FI80548B, FI80548C.
- 10. P. Solanti, H. Tenhunen, and E. Kiiskinen. Digitally controlled contactor and method for controlling a contactor, 1990. Granted patent EP0402455. Patent number in other countries: AU4816890, FI81217B, FI81925B, FI81925C, WO9007787.
- P. Solanti, J. Suutari, E. Kiiskinen, M. Siikonen, and H. Tenhunen. Apparatus and method for measuring electric current in conditions of high interference, 1990. Granted patent EP0464076. Patent number in other countries: AU5282090, DE69009053D, DE69009053T, FI87117B, FI87117C, FI894792.

### **Reviewed Journal Articles, Books, and Book Chapters**

- 12. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen (Eds.), Special Section on Advances in Methods for Adaptive Multicore Systems. Journal of Supercomputing 68(3), 2014.
- 13. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Path-Based Multicast Routing Algorithms for 2D and 3D Mesh Networks. In: Masoud Daneshtalab, Maurizio Palesi (Eds.), Routing Algorithms in Networks-on-Chip, 161–189, Springer, 2014.
- 14. Liang Guang, Juha Plosila, Hannu Tenhunen, Self-Adaptive SoCs for Dependability: Review and Prospects. In: Seppo Virtanen (Ed.), Advancing Embedded Systems and Real-Time Communications with Emerging Technologies, Advances in Systems Analysis, Software Engineering, and High Performance Computing, 1–21, IGI Global, 2014.
- 15. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Path-Based Multicast Routing Algorithms for 2D and 3D Mesh Networks. In: Masoud Daneshtalab, Maurizio Palesi (Eds.), Routing Algorithms in Networks-on-Chip, 161–189, Springer, 2014.
- 16. Fahimeh Farahnakian, Adnan Ashraf, Pasi Liljeberg, Tapio Pahikkala, Juha Plosila, Ivan Porres, Hannu Tenhunen, Energy-Aware Dynamic VM Consolidation in Cloud Data Centers Using Ant Colony System. In: Carl Kesselman (Ed.), 7th IEEE International Conference on Cloud Computing, 104–111, IEEE, 2014.
- Mohammad Fattah, Amir-Mohammad Rahmani, Thomas Canhao Xu, Anil Kanduri, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Mixed-Criticality Run-Time Task Mapping for NoC-Based Many-Core Systems. In: Marco Aldinucci (Ed.), IEEE/Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 458– 465, Euromicro, IEEE, 2014.
- 18. Mohammad Fattah, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Adjustable Contiguity of Run-Time Task Allocation in Networked Many-Core Systems. In: Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific , 349–354 , IEEE, 2014.
- Mohammad Fattah, Maurizio Palesi, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, SHiFA: System-Level Hierarchy in Run-Time Fault-Aware Management of Many-Core Systems. In: 51st ACM/IEEE Design Automation Conference (DAC), 1–6, ACM/IEEE, 2014.

- 20. Liang Guang, Ethiopia Nigussie, Juha Plosila, Hannu Tenhunen, Positioning Antifragility for Clouds on Public Infrastructures. In: Elhadi Shakshuki, Ansar Yasar (Eds.), Proceedings of The 5th International Conference on Ambient Systems, Networks and Technologies (ANT-2014), the 4th International Conference on Sustainable Energy Information Technology (SEIT-2014), Procedia Computer Science 32, 856–861, Elsevier, 2014.
- 21. Liang Guang, Juha Plosila, Hannu Tenhunen, From Self-Aware Building Blocks to Self-Organizing Systems with Hierarchical Agent-Based Adaptation. In: Radu Marculescu, Gabriela Nicolescu (Eds.), Proceedings of the 2014 International Conference on Hardware/Software Codesign and System Synthesis, 1–3, ACM, 2014.
- 22. Mohammad-Hashem Haghbayan, Bijan Alizadeh, Amir-Mohammad Rahmani, Pasi Liljeberg, Hannu Tenhunen, Automated Formal Approach for Debugging Dividers Using Dynamic Specification. In: Said Hamdioui, Marco Ottavi (Eds.), International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, 263– 268, IEEE, 2014.
- 23. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Energy-Efficient Concurrent Testing Approach for Many-Core Systems in the Dark Silicon Age. In: Said Hamdioui, Marco Ottavi (Eds.), International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, 269–274, IEEE, 2014.
- 24. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Distributed BIST Approach for Power Constrained Many-Core Systems. In: Marco Ottavi, Giorgio Di Natale (Eds.), Joint MEDIAN–TRUDEVICE Open Forum Co-Located with IEEE 17th International Symposium on Design and Diagnostics of Electronic Circuits & Systems, 1–1, Median, 2014.
- 25. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Online Testing of Many-Core Systems in the Dark Silicon Era. In: Witold Pleskacz (Ed.), International Symposium on Design and Diagnostics of Electronic Circuits & Systems, 141–146, IEEE, 2014.
- 26. Syed M. A. H. Jafri, Masoud Daneshtalab, Muhammad Adeel Tajammul, Kolin Paul, Ahmed Hemani, Peeter Ellervee, Juha Plosila, Hannu Tenhunen, Morphable Compression Architecture for EffiCient Configuration in CGRAs. In: Francesco Leporati, Jose Silva Matos (Eds.), Euromocro conference on Digital System Design, 1–8, IEEE, 2014.
- 27. Syed M. A. H. Jafri, Guillermo Serrano Leon, Junaid Iqbal, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Hannu Tenhunen, RuRot: Run-Time Rotatable-Expandable Partitions for Efficient Mapping in CGRAs. In: Alexander V. Veidenbaum (Ed.), International Conference on Embedded Computer Systems: Architecture, Modeling and Simulations (SAMOS), 1–9, IEEE, 2014.
- 28. Syed M. A. H. Jafri, Tuan Nguyen, Masoud Daneshtalab, Ahmed Hemani, Juha Plosila, Hannu Tenhunen, NeuroCGRA: A CGRA with support for neural networks. In: Mohamed Bakhouya, Masoud Daneshtalab, Masoumeh Ebrahimi, Jaafar Gaber (Eds.), International Workshop on High Performance Interconnection Networks, 1–6, IEEE, 2014.
- 29. Syed M. A. H. Jafri, Guillermo Serrano Leon, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Hannu Tenhunen, Transformation Based Parallelism for Low Power CGRAs. In: Michael Huebner, Nikos Voros (Eds.), Field programmable logic (FPL), 1–8, IEEE, 2014.
- 30. Syed M. A. H. Jafri, Adeel Tajammul, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Peeter Erville, Hannu Tenhunen, Customizable Compression Architecture for Efficient Configuration in CGRAs. In: Miriam Leeser (Ed.), IEEE International Symposium on Field-Programmable Custom Computing Machines, 1, IEEE, 2014.

- 31. Rajeev Kumar Kanth, Pasi Liljeberg, Tomi Westerlund, Harish Kumar, Qiansu Wan, Geng Yang, Lirong Zheng, Hannu Tenhunen, Information and Communication System Technology's Impacts on Personalized and Pervasive Healthcare: A Technological Survey. In: Arthur Winston (Ed.), Proceedings of IEEE 2014 conference on Norbert Wiener in the 21st Century, 1–5, IEEE, 2014.
- 32. Harish Kumar, Madhur Deo Upadhyay, Rajeev Kumar Kanth, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Band Reconfigurable Antenna for Multiband Applications. In: S.K. Yadav (Ed.), Proceedings of International Conference on Innovative Trends in Electrical, Power Control, Electronics and Communication Engineering, 281–285, Jawaharlal Nehru University, 2014.
- 33. Igor Tcarenko, Mohammad Fattah, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Multi Rectangle Modeling Approach for Application Mapping on a Many-Core System. In: 22nd Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 453–457, IEEE/Euromicro, 2014.
- Mohammad Fattah, Amir-Mohammad Rahmani, Thomas Canhao Xu, Anil Kanduri, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Mixed-Criticality Run-Time Task Mapping for NoC-Based Many-Core Systems. In: Marco Aldinucci (Ed.), IEEE/Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 458– 465, Euromicro, IEEE, 2014.
- 35. M-H. Haghbayan, A-M. Rahmani, A. Y. Weldezion, P. Liljeberg, J. Plosila, A. Jantsch, and H. Tenhunen. Dark silicon aware power management for manycore systems under dynamic workloads. In Proceedings of the International Conference on Computer Design, Seoul, South Korea, October 2014.
- 36. Syed. M.A.H. Jafri, Liang Guang, Ahmed Hemani, Kolin Paul, Juha Plosila, Hannu Tenhunen, "Energy-aware fault-tolerant network-on-chips for addressing multiple traffic classes" Elsevier Journal of Microprocessors and Microsystems, Volume 37, Issues 4–5, Pages 381-514 (June–July 2013), Elsevier 2013.
- 37. Thomas Canhao Xu, Gert Schley, Pasi Liljeberg, Martin Radetzki, Juha Plosila, Hannu Tenhunen, Optimal placement of vertical connections in 3D Network-on-Chip, Elsevier Journal of Systems Architecture, Volume 59, Issue 8, Pages 571-666, Elsevier September 2013.
- 38. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Developing a Power-Efficient and Low-Cost 3D NoC Using Smart GALS-Based Vertical Channels. Journal of Computer and System Sciences 79(4), 440–456, 2013.
- 39. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Design and Implementation of Reconfigurable FIFOs for Voltage/Frequency Island-Based Networks-on-Chip. Journal of Microprocessors and Microsystems 37(4-5), 432–445, 2013.
- 40. Thomas Canhao Xu, Gert Schley, Pasi Liljeberg, Martin Radetzki, Juha Plosila, Hannu Tenhunen, Optimal Placement of Vertical Connections in 3D Network-on-Chip. Journal of Systems Architecture 59(7), 441–454, 2013.
- 41. Masoumeh Ebrahimi, Hannu Tenhunen, Masoud Dehyadegari, Fuzzy-based Adaptive Routing Algorithm for Networks-on-Chip, Elsevier Journal of Systems Architecture, Volume 59, Issue 7, Pages 516-527, Elsevier August 2013.
- 42. Moazzam Fareed Niazi, Tiberiu Seceleanu, Hannu Tenhunen, A development and verification framework for the SegBus platform, Elsevier Journal of Systems Architecture, Elsevier July 2013 (In Press).
- 43. Khalid Latif, Amir-Mohammad Rahmani, Ethiopia Nigussie, Tiberiu Seceleanu, Martin Radetzki, Hannu Tenhunen, Partial Virtual Channel Sharing: A Generic Methodology to Enhance Resource Management and Fault Tolerance in Networks-on-Chip, Journal of Electronic Testing, June 2013, Volume 29, Issue 3, pp 431-452, 2013
- 44. Yasar Amin, Botao Shao, Qiang Chen, Li-Rong Zheng, Hannu Tenhunen, Electromagnetic Analysis of Radio Frequency Identification Antennas for Green

Electronics, Journal of Electromagnetics Volume 33, Issue 4, (ISSN 0272-6343)(EISSN 1532-527X) 2013

- 45. Yang, G. Chen, J. ; Xie, L. ; Mao, J. ; Tenhunen, H. ; Zheng, L.-R., A Hybrid Low Power Biopatch for Body Surface Potential Measurement, IEEE Journal of Biomedical and Health Informatics, Volume:17, Issue: 3, pp. 591 – 599, ISSN : 2168-2194, May 2013
- 46. Amin Y, Feng Y, Chen Q, Zheng L, Tenhunen H. RFID Antenna Humidity Sensor Co-Design for USN Applications. Tokyo: IEICE-Institute of Electronics, Information and Communication Engineers; IEICE Electronics Express. 2013.
- 47. Amin Y, Kumar Kanth R, Liljeberg P, Chen Q, Zheng L, Tenhunen H. Performanceoptimized Printed Wideband RFID Antenna and Environmental Impact Analysis. Korea: ETRI; ETRI Journal. 2013.
- 48. A.-M. Rahmani, K. R. Vaddina, K. Latif, P. Liljeberg, J. Plosila, and H. Tenhunen, "High-Performance and Fault-Tolerant 3D NoC-Bus Hybrid Architecture Using ARB-NET Based Adaptive Monitoring Platform," IEEE Transactions on Computers (IEEE-TC), 2012. (To appear)
- 49. A.-M. Rahmani, P. Liljeberg, J. Plosila, and H. Tenhunen, "Developing a Power-Efficient and Low-Cost 3D NoC Using Smart GALS-Based Vertical Channels," Journal of Computer and System Sciences (JCSS-Elsevier), 2012.
- Rajeev Kumar Kanth, Pasi Liljeberg, Hannu Tenhunen, Qiang Chen, Lirong Zheng, Haris Kumar, Study on Glass Epoxy Based Low Cost and Compact Tip-Truncated Triangular Printed Antenna . International Journal of Antennas and Propagation 2012(184537), 1–8, 2012.
- 51. Rajeev Kumar Kanth, Qiansu Wan, Harish Kuamr, Pasi Liljeberg, Qiang Chen, Lirong Zheng, Hannu Tenhunen, Evaluating Sustainability, Environment Assessment and Toxic Emissions in Life Cycle Stages of Printed Antenna. Procedia Engineering 30(1), 508–513, 2012.
- 52. Amin Y, Chen Q, Tenhunen H, Zheng L. Performance-Optimized Quadrate Bowtie RFID Antennas For Cost-Effective and Eco-Friendly Industrial Applications. USA: EMW Publishing; Progress in Electromagnetics Research-PIER. 2012; 126:49-64.
- 53. Daneshtalab M, Ebrahimi M, Liljeberg P, Plosila J, Tenhunen H. Memory-Efficient On-Chip Network With Adaptive Interfaces. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 2012; 31(1):146-159.
- 54. Guang L, Nigussie E, Plosila J, Isoaho J, Tenhunen H. Survey of self-adaptive NoCs with energy-efficiency and dependability. International Journal of Embedded and Real-Time Communication Systems. 2012; 3(2):1-22.
- 55. L. Guang, E. Nigussie, J. Isoaho, H. Tenhunen, "Survey of Self-Adaptive On-Chip Networking with Energy-Efficiency and Dependability ", accepted to Int. J. of Embedded and Real-Time Communication Systems (IJERTCS), 2012
- 56. E. Nigussie, J. Plosila, S.Tuuna, J. Isoaho & H. Tenhunen, "Energy efficient semiserial on-chip link through circuit optimization and integration of signaling techniques", accepted to IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2012
- 57. Rahmani A M, Vaddina K R, Latif K, Liljeberg P, Plosila J, Tenhunen H. Design and management of high-performance, reliable and thermal-aware 3D networks-on-chip. IET Circuits, Devices & Systems. 2012; 6(5):308-321.
- 58. Amin Y, Shao B, Chen Q, Zheng L, Tenhunen H. Electromagnetic analysis of RFID antennas for "green" electronics. Electromagnetics. 2012;
- 59. Amin Y, Kanth R K, Liljeberg P, Chen Q, Zheng L, Tenhunen H. Green wideband RFID tag antenna for supply chain applications. IEICE Electronics Express. 2012; 9(24):1861-1866.
- 60. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila, and Hannu Tenhunen, "3D Cluster-based On-Chip Netwroks Using Advanced Interlayer Bus Archiecture, accepted to Journal of Computer and System Sciences, 2012

- 61. Ebrahimi M, Daneshtalab M, Liljeberg P, Plosila J, Flich J, Tenhunen H. Path-based Partitioning Methods for 3D Networks-on-Chip with Minimal Adaptive Routing. IEEE Transactions on Computers. 2012; 99:1-16.
- 62. S. Tuuna, J. Isoaho, H. Tenhunen, "Skewing-based method for reduction of functional crosstalk and power supply noise caused by on-chip buses, accepted to IET Computers & Digital Techniques, 2012
- 63. Guang L, Kanth R, Plosila J, Tenhunen H. Hierarchical Monitoring in Smart House: Design Scalability, Dependability and Energy-Efficiency. Communications in Information Science and Management Engineering. 2012;2
- 64. Guang L, Nigussie E, Plosila J, Tenhunen H. Dual Monitoring Communication for Self-Aware Network-on-Chip: Architecture and Case Study. International Journal of Adaptive, Resilient and Autonomic Systems (IJARAS). 2012; 3:72-91.
- 65. Kanth R K, Liljeberg P, Amin Y, Chen Q, Zheng L, Tenhunen H. Comparative End-of-Life Study of Polymer and Paper Based Radio Frequency Devices. International Journal of Environmental Protection. 2012; 2:23-27.
- 66. Kanth R K, Liljeberg P, Tenhunen H, Chen Q, Zheng L, Kumar H. Study on Glass-Epoxy-Based Low-Cost and Compact Tip-Truncated Triangular Printed Antenna. International Journal of Antennas and Propagation. 2012; 2012:1-8.
- 67. Rahmani A M, Liljeberg P, Plosila J, Tenhunen H. Exploring a Low-Cost and Power-Efficient Hybridization Technique for 3D NoC-Bus Hybrid Architecture Using LastZ-Based Routing Algorithms. Journal of Low Power Electronics. 2012; 8(4):403-414.
- 68. Pahikkala T, Airola A, Xu T C, Liljeberg P, Tenhunen H, Salakoski T. Parallelized Online Regularized Least-Squares for Adaptive Embedded Systems. International Journal of Embedded and Real-Time Communication Systems (IJERTCS). 2012; 3:73-91.
- 69. Xu T C, Liljeberg P, Tenhunen H. An Optimized Network-on-Chip Design for Data Parallel FFT. Procedia Engineering. 2012; 30:311-318.
- 70. Tuuna S, Nigussie E, Isoaho J, Tenhunen H. Modeling of energy dissipation in RLC current-mode signaling. Very Large Scale Integration (VLSI) Systems, IEEE Transactions on. 2012; 20:1146-1151.
- 71. Guang L, Jafri S M, Yang B, Plosila J, Hannu T. Embedding Fault-Tolerance with Dual-Level Agents in Many-Core Systems. In: First MEDIAN Workshop (MEDIAN'12). First MEDIAN Workshop (MEDIAN'12). 2012.
- 72. Ahmad W, Chen Q, Zheng L, Tenhunen H. Decoupling capacitance for the power integrity of 3D-DRAM-over-logic system. 2011 IEEE 13th Electronics Packaging Technology Conference. 2012; pp. 590-594.
- 73. Ahmad W, Chen Q, Zheng L, Tenhunen H. Modeling of peak-to-peak core switching noise, output impedance, and decoupling capacitance along a vertical chain of power distribution TSV pairs. Analog Integrated Circuits and Signal Processing. 2012; 73(1):311-328.
- 74. Kanth R K, Liljeberg P, Tenhunen H, Chen Q, Zheng L, Kumar H. Study on Glass-Epoxy-Based Low-Cost and Compact Tip-Truncated Triangular Printed Antenna. Hindawi Publishing Corporation; International Journal of Antennas and Propagation. 2012; Article ID: 184537-.
- 75. Amin Y, Chen Q, Zheng L, Tenhunen H. Two-arm Sinuous Antenna for RFID Ubiquitous Sensors and Wireless Applications. UK: Taylor & Francis; Journal Electromagnetic Waves and Applications. 2012; 26(17-18):2365-2371.
- 76. Amin Y, Chen Q, Zheng L, Tenhunen H. "Green" Wideband Log-Spiral Antenna for RFID Sensing and Wireless Applications. UK: Taylor & Francis; Journal of Electromagnetic Waves and Applications. 2012; 26(14-15):2043-2050.
- 77. Yang G, Xie L, Mäntysalo M, Chen J, Tenhunen H, Zheng L. Bio-Patch Design and Implementation Based on a Low-Power System-on-Chip and Paper-Based Inkjet Printing Technology. IEEE transactions on information technology in biomedicine. 2012; 16(6):1043-1050.

- 78. Amin Y, Chen Q, Zheng L, Tenhunen H. Design and Fabrication of Wideband Archimedean Spiral Antenna Based Ultra-Low Cost "Green" Modules for RFID Sensing and Wireless Applications. Progress in Electromagnetics Research-PIER. 2012; 130:241-256.
- 79. Amin Y, Chen Q, Zheng L, Tenhunen H. Development and Analysis of Flexible UHF RFID Antennas for "Green" Electronics. Progress in Electromagnetics Research-PIER. 2012; 130:1-15.
- 80. Amin Y, Chen Q, Tenhunen H, Zheng L. Evolutionary Versatile Printable RFID Antennas for "Green" Electronics. Journal Electromagnetic Waves and Applications. 2012; 26(2-3):264-273.
- 81. Kanth, Rajeev Kumar and Wan, Qiansu and Kumar, Harish and Liljeberg, Pasi and Chen, Qiang and Zheng, Lirong and Tenhunen, Hannu, "Evaluating Sustainability, Environment Assessment and Toxic Emissions in Life Cycle Stages of Printed Antenna" in Elsevier/ Science Direct, 1, Dec, 2011, pp. 1-6
- 82. Yin, Alexander Wei and Guang, Liang and Liljeberg, Pasi and Rantala, Pekka and Isoaho, Jouni and Tenhunen, Hannu, "Hierarchical Agent Based NoC with DVFS Techniques" in International Journal of Design, Analysis and Tools for Integrated Circuits and Systems (IJDATICS), 1, Jun, 2011, pp. 32-40
- 83. Valinataj, Mojtaba and Mohammadi, Siamak and Plosila, Juha and Liljeberg, Pasi and Tenhunen, Hannu, "A Reconfigurable and Adaptive Routing Method for Fault-Tolerant Mesh-Based Networks-on-Chip" in AEU International Journal of Electronics and Communications (Elsevier), 65, Jul, 2011, pp. 630-640
- 84. Daneshtalab, Masoud and Ebrahimi, Masoumeh and Xu, Thomas Canhao and Liljeberg, Pasi and Tenhunen, hannu, "A Generic Adaptive Path-Based Routing Method for MPSoCs", in Journal of Systems Architecture (JSA-elsevier), 57, Jan, 2011, pp. 109-120
- 85. Zhuo Zou and David Sarmiento M. and Peng Wang and Qin Zhou and Jia Mao and Fredrik Jonsson and Hannu Tenhunen and Li-Rong Zheng, "A Low-Power and Flexible Energy Detection IR-UWB receiver for RFID and Wireless Sensor Networks", IEEE Transactions on Circuits and Systems I: Regular Papers, , vol. 58, pp. 1470-1482, 2011
- 86. Nigussie, Ethiopia and Tuuna, Sampo and Plosila, Juha and Isoaho, Jouni and Tenhunen, Hannu, "Semi-Serial On-Chip Link Implementation for Energy Efficiency and High Throughput", In IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Oct, 2011 Volume: PP Issue: 99, On page(s): 1 – 13
- 87. Nigussie, Ethiopia and Tuuna, Sampo and Plosila, Juha and Liljeberg, Pasi and Isoaho, Jouni and Tenhunen, Hannu, "Boosting Performance of Self-Timed Delay-Insensitive Bit Parallel On-Chip Interconnects" in IET Circuits, Devices and Systems Journal, Aug, 2011
- 88. Waqar Ahmad, Qiang Chen, Li-Rong Zheng, and Hannu Tenhunen, "Modeling of Peakto-peak Core Switching Noise, Output Impedance, and Decoupling Capacitance along a Vertical Chain of Power Distribution TSV Pairs in a 3D Stack of Dies Interconnected through TSVs," ALOG in Journal of Analogue Integrated Circuits and Signal Processing, DOI: 10.1007/s10470-011-9797-0, Springer Netherlands, 2011.
- 89. K. Latif, T. Seceleanu, H. Tenhunen, "Service based Communication for MPSoC Platform-SegBus", Microprocessors and Microsystems, 35 (7), 643-655, 2011
- 90. Waqar Ahmad, Qiang Chen, Lirong Zheng, Hannu Tenhunen, "Peak-to-Peak Ground Noise on a Power Distribution TSV Pair as a Function of Rise Time in 3D Stack of Dies Interconnected through TSVs". IEEE Transactions on Coomponents Packaging and Manufacturing Technologies 1(2), 196-207, 2011.
- 91. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, "A Minimal Average Accessing Time Scheduler for Multi-core Processors". Algorithms and Architectures for Parallel Processing 7017, 287-299, 2011.
- 92. Thomas Canhao Xu, Alexander Wei Yin, Pasi Liljeberg, Hannu Tenhunen, "A Study of 3D Network-on-Chip Design for Data Parallel H.264 Coding". Microprocessors and Microsystems 35(7), 603-612, 2011.

- 93. Yasar Amin, J. Hållstedt, Hannu Tenhunen, Lirong Zheng, "Design of Novel Paper-based Inkjet Printed Rounded Corner Bowtie Antenna for RFID Applications". Sensors & Transducers Journal 115(4), 160-167, 2010.
- 94. Liang Guang, Ethiopia Nigussie, Pekka Rantala, Jouni Isoaho, Hannu Tenhunen: "Hierarchical agent monitoring design approach towards self-aware parallel systems-onchip". ACM Trans. Embedded Comput. Syst. 9(3): (2010).
- 95. Liang Guang, Juha Plosila, Jouni Isoaho, Hannu Tenhunen."Hierarchical Agent Monitored Parallel On-Chip System: A Novel Design Paradigm and its Formal Specification". IJERTCS 1(2): 86-105 (2010).
- 96. Liang Guang, Ethiopia Nigussie, Jouni Isoaho, Pekka Rantala, Hannu Tenhunen."Interconnection alternatives for hierarchical monitoring communication in parallel SoCs". Microprocessors and Microsystems - Embedded Hardware Design 34(5): 118-128 (2010).
- 97. E. Dubrova, M. Teslenko, H. Tenhunen: "A Computational Scheme Based on Random Boolean Networks, Transactions on Computational Systems Biology", December 2009.
- 98. R. Weerasekera, D. Pamunuwa, L-R. Zheng and H. Tenhunen, "Two-Dimensional and Three-Dimensional Integration of Heterogeneous Electronic Systems under Cost, Performance and Technological Constraints", IEEE Transactions on Comp.-Aided Design, vol. 28, no. 8, pp. 1237-1250, Aug 2009.
- 99. Adam Strak, Andreas Gothenberg, and Hannu Tenhunen, "Power-Supply and Substrate Noise Induced Timing Jitter in Nonoverlapping Clock Generation Circuits", in IEEE Transactions on Circuits and Systems Part I: Regular Papers, pp. 1041 1054, vol 55, no 4, May 2008.
- 100. Sampo Tuuna, Li-Rong Zheng, Jouni Isoaho, Hannu Tenhunen. "Modeling of On-Chip Bus Switching Current and Its Impact on Noise in Power Supply Grid". IEEE Trans. VLSI Syst. 16(6): 766-770 (2008).
- 101. Majid Baghaei Nejad, Soheil Radiom, Guy A. E. Vandenbosch, Li-Rong Zheng, H. Tenhunen, Georges Gielen, "Miniaturization of UWB Antennas and its Influence on UWB-Transceiver Performance", Published in IEEE Transaction on Microwave Theory and Techniques, 2008, On page(s): 362 - 365
- 102. Elena Dubrova, Maxim Teslenko, Hannu Tenhunen. "A Computational Scheme Based on Random Boolean Networks". T. Comp. Sys. Biology 10: 41-58 (2008).
- 103. J. Liu, Y. Niu, Q. Ye, L.-R. Zheng and H. Tenhunen, "Circuit Switched NoC Routing and Switching for QoS", under review IEEE Transactions on Very Large Scale Integration Systems, September 2008.
- 104. RoshanWeerasekera, Dinesh Pamunuwa, Li-Rong Zheng, and Hannu Tenhunen, "Minimal-Power, Delay-Balanced SMART Repeaters for Global Interconnects in the Nanometer Regime," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 16, no. 5, pp. 589-593, May, 2008.
- 105. Zhuo Zou, Majid Baghaei Nejad, Hannu Tenhunen, Li-Rong Zheng. "An efficient passive RFID system for ubiquitous identification and sensing using impulse UWB radio". Elektrotechnik und Informationstechnik 124(11): 397-403 (2007).
- 106. Majid Nejad, Meigen Shen, Tero Koivisto, Teemu Peltonen, Esa Tjukanoff, Hannu Tenhunen and Li-Rong Zheng. "UWB Radio Module Design for Wireless Sensor Networks. Analog Integrated Circuits and Signal processing", 50(1):47-57, Jan 2007, Special issue on Selected Papers from NORCHIP05.
- 107. M. Shen, T. Koivisto, T. Peltonen, E. Tjukanoff, H. Tenhunen, and L.-R. Zheng, "UWB radio module design for wireless sensor networks," Analog Integrated Circuits and Signal Processing, vol. 50, pp. 47-57, 2007.
- 108. Li-Rong Zheng, Jari Nurmi, Jian Liu, Roshan Weerasekera and Hannu Tenhunen, "EWME 2006: proceedings of the 6th International Workshop on Microelectronics Education", 8-9, June, 2006, Kista, Stockholm, Sweden. KTH 2006.

109. Sampo Tuuna, Jouni Isoaho, and Hannu Tenhunen. "Analytical model for crosstalk and intersymbol interference in point-to-point buses". IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 25(7):1400-1411, 2006.

- 110. D. Pamunuwa, S. Elassaad and H. Tenhunen, "Modeling delay and noise in arbitrarily-coupled RC trees, "IEEE Transactions on Computer-Aided Design of Circuits and Systems, vol. 24, no. 11, pp. 1725-1739, Nov. 2005.
- 111. Dinesh Pamunuwa, Johnny Öberg, Li-Rong Zheng, Mikael Millberg, Axel Jantsch, and Hannu Tenhunen. A study on the implementation of 2-D mesh based networks on chip in the nanoregime. Integration - The VLSI Journal, 38(1):3-17, October 2004.
- 112. D. Pamunuwa, J. Öberg, L. R. Zheng, M. Millberg, A. Jantsch and H.Tenhunen, "A study on the implementation of 2D mesh-based networks-on-chip in the nanometre regime," Integration - the VLSI journal, vol. 38/1, pp. 3-17, Dec. 2004.
- 113. L.-R. Zheng, X. Duo, M. Shen, W. Michielsen, H. Tenhunen, "Cost and Performance Tradeoff Analysis in Radio and Mixed-Signal System-on-Package Design," IEEE Trans. Advanced Packaging, pp. 364-375, vol. 27, May 2004 (Invited Paper).
- 114. Imed Ben Dhaou, Hannu Tenhunen: Efficient library characterization for high-level power estimation. IEEE Trans. VLSI Syst. 12(6): 657-661 (2004).
- Jian Liu, Li-Rong Zheng, Hannu Tenhunen. "Interconnect intellectual property for Network-on-Chip (NoC)". Journal of Systems Architecture 50(2-3): 65-79 (2004)
- 116. Adam Strak, Andreas Gothenberg and Hannu Tenhunen. "Analysis of Clock Jitter Effects in Wideband Sigma-Delta Modulators for RF-Applications". in Kluwer's Analog Integrated Circuits and Signal Processing journal, pp. 223 - 236, vol 41, November/December 2004.
- 117. Bingxin Li and Hannu Tenhunen. Design of semi-uniform qauntizers and their application in sigma delta a/d converters. International Journal of Analog Integrated Circuits and Signal Processing, 2004. Kluwer Academic Publishers, Boston, MA, U.S.A.
- 118. Interconnect-Centric Design for Advanced SoCs and NoCs, Jari Nurmi, Hannu Tenhunen, Jouni Isoaho, and Axel Jantsch, editors, Kluwer Academic Publisher, April 2004
- 119. Networks on Chip, A. Jantsch and Hannu Tenhunen, editors, Kluwer Academic Publishers, 2003.
- 120. D. Pamunuwa, L. R. Zheng and H. Tenhunen, "Maximizing Throughput over Parallel Wire Structures in the Deep Sub-micron Regime," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 11, no. 2, pp. 224-243, April 2003.
- 121. D. Pamunuwa, S. Elassaad, and H. Tenhunen, "Modelling noise and delay in VLSI circuits," Electronics Letters, Vol. 39 Issue 3, pp. 269-271, Feb. 2003.
- 122. Ana Rusu and Hannu Tenhunen. Guest editor's overview the special issue of the IEEE norchip conference 2001. Journal of Analog Circuits and Signal Processing Kluwer Academic Publishers, 34(1):5-6, January 2003.
- 123. L.-R. Zheng and H. Tenhunen. Design and analysis of power integrity in deep submicron system-on-chip circuits. Analog Integrated Circuits and Signal Processing, 30(1):15-30, 2002. Kluwer Academic, ISSN 0925-1030.
- 124. A. Gothenberg and H. Tenhunen. Improved cascaded sigma-delta noise shaper architecture with reduced sensitivity to circuit nonlinearities. IEE Electronics Letters, pages 683-685, July 2002.

125. Y. Gao, J. Wikner, and H. Tenhunen. Design and analysis of oversampling d/a converter in dmt-adsl systems. Analog Integrated Circuits and Signal Processing, 32(3):201-210, July 2002.

- 126. A. Gothenberg and H. Tenhunen. Nonlinear quantization in low oversampling ratio sigma-delta noise shapers for RF applications. International Journal of Analog Integrated Circuits and Signal Processing, vol. 30, no. 3, pages 193-206, March 2002. Kluwer Academic Publishers, Boston, MA, U.S.A.
- 127. I. Ben Dhaou, K. K. Parhi, and H. Tenhunen. Energy efficient signaling in deep-submicron technology. Special Issue on Timing Analysis and Optimization for Deep Sub-Micron IC, VLSI design journal, 2002.
- 128. A. Gothenberg and H. Tenhunen, "Nonlinear Quantization in Low Oversampling Ratio Sigma-Delta Noise Shapers for RF Applications." Accepted to the International Journal of Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, Boston, U.S.A., 2000
- 129. Y. Gao, J. J. Wikner, and H. Tenhunen, "Design and Analysis of an Oversampling D/A Converter in DMT-ADSL Systems," accepted to in the International Journal of Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, 2000.
- 130. B. Jonsson, H. Tenhunen "A 3 V Wideband CMOS Switched-Current A/D Converter Suitable for Time-Interleaved Operation", Journal of Analog Circuits and Signal Processing, 2000.
- 131. L.R. Zheng & H. Tenhunen: Single Level Integrated packaging: Meeting the Requirements of Ultra High Density and High Speed, accepted for publication in Journal of Electronics Manufacturing, 2000
- 132. Li Li, Jianhua Guo and Hannu Tenhunen "Efficient Approach forAnalysis of Noise in Downconversion Balanced Mixer", Journal of Electronic Measurement and Instrument, ISSN 1000-7105, CN11-2488/TN vol. 13, Aug. 1999
- 133. Y. Gao, L. Jia and H. Tenhunen, "A comparison design of comb decimators for sigma-delta analog-to-digital converters," in the International Journalof Analog Integrated Circuits and Signal Processing, Kluwer Academic Publishers, 22, pp. 51-60, 1999.
- 134. Jianhua Guo, Li Li and Hannu Tenhunen "Modeling and Analysis of Substrate Coupling in Mixed-Signal RF CMOS Mixer", Journal of Electronic Measurement and Instrument, JSSN 1000-7105, CN11-2488/TN vol. 13, Aug. 1999
- 135. M. Mokhtari, B. Kerzar, T. Juhola, G. Schuppener, U. Westergren, H. Tenhunen, T. Swahn, R. Walden, "1.7Volt, DC to 15 GHz Differential Amplifier with Constant Group Delay in InP-HBT Technology", in journal Analog Integrated Circuits and Signal Processing, vol 15, no 1, pp.109-121, , January 1998.

136. Ping Zhu and Hannu Tenhunen, "Design and Analysis of a CMOS Switched-Current Sigma-Delta Modulator Using Multi Level Simulations", Journal of Analog Integrated Ciscuits and Signal Processing, vol 15, pp 153-168, Kluwer Academic Publisher, Boston 1998.

- C. Jonsson & H. Tenhunen; A Low-Voltage 10-b Switched-Current ADC with 20 Mhz Input Bandwidth, in Electronics Letters, Vol, 34, No. 20, October 1998, pp. 1906
- 138. B.Jonsson & H. Tenhunen: A Low-Voltage 32 MS/s Parallel Pipelined Switched-Current ADC, in Electronics Letters, Vol. 34, No. 20, October 1998, pp. 1904

139. L. Hellberg, O. Thessen, H. Tenhunen, J. Gobbi, "GigaHertz MUX-DEMUX Chip with HF BIST", in Journal of Analog Integrated Circuits and Signal Processing, vol 12, no 1, pp 29-48, Kluwer Academic Publisher, January 1997.

140. M. Mokhtari, T. Swahn, R. H. Walden, W. E. Stanchina, M. Kardos, T. Juhola, G. Schuppener, H. Tenhunen, and T. Lewin, "InP-HBT Chip-Set for
40 Gb/s Fiber Optical Communication Systems Operational at 3 V", in IEEE Journal of Solid-State Circuits, Vol 32, No 9, 1997.

- 141. A. Hemani, T. Lazraq, B. Svantesson, H. Tenhunen & A. Postula, Design and Perfrmance Analysis for the Execution of Operation and Maintanance Procedures in ATM Networks, in Journal of Communication, Vol. XLVII, January-February 1996
- 142. H. Tenhunen, I. Ring Nielsen, Microelectronics R&D Cooperation in the Nordic Countries, in Journal of Analog Circuits and Signal Processing, 1994.
- 143. G. Schuppener, B Willen, M. Mokhtari and H. Tenhunen, "Application of III-V-Semiconductor Based Heterojunction Bipolar Transistors towards Multi-Gbit/s4:1 Multiplexer", in journal Physica Scripta, Vol T54, pp 46-50, 1994.
- 144. H. Jaakkola & H. Tenhunen: Impacts of Information Technology in Finnish Industry. A Survey of Two Studies. Invited journal paper for OECD Science, Technology, and Industry Review vol. 12, 1993. pp. 58-80.
- 145. J. Isoaho, J. Pasanen, O. Vainio and H. Tenhunen, "DSP System Integration and Prototyping with FPGAs", in Journal of VLSI Signal Processing, vol. 6, Pages 155-172, Kluwer Academic Publishers, Boston, USA, 1993.
- 146. P. Ojala, K. Kaski, J. Poutala, K. Kankaala & H. Tenhunen: A Novel Device Parameter Optimization Tool for Circuit Simulation with Emphasis on Analog IC Design, in Int. J. Numerical Modelling of Electronic networks, Devices and Fields, 1992
- 147. J. Pasanen, P. Jahkonen, S.J. Ovaska, O. Vainio & H. Tenhunen: An Intergrated Digital Motion Control Unit, in IEEE Trans. Instrumentation and Measurement, June 1991
- 148. Waqar Ahmad, and Hannu Tenhunen: Switching Noise in 3D Power Distribution Networks: An Overview. A Book Chapter in VLSI Design, ISBN 978-953-307-884-7, Intech, 2012.
- 149. Liang Guang, Juha Plosila, Jouni Isoaho, Hannu Tenhunen, HAMSoC: A Monitoring-Centric Design Approach for Adaptive Parallel Computing. In: Phan Cong-vinh (Ed.), Autonomic Networking-On-Chip: Bio-Inspired Specification, Development, and Verification, 135 - 164, Taylor & Francis/CRC Press, pp.136-164, 2012.
- 150. K. Latif, A.M. Rahmani, T. Seceleanu, H. Tenhunen, "An Autonomic NoC Architecture Using Heuristic Technique for Virtual-Channel Sharing", in book Autonomic Network-on-Chip: Bioinspired Specification, Development, and Verification, Editor Phan-Cong-Vinh, CRC Press 2012, pp.47-68
- 151. Liang Guang, Juha Plosila, Jouni Isoaho and Hannu Tenhunen. Autonomic Networking-on-Chip: Bio-inspired Specification, Development and Verification. In Cong-Vinh, Phan, editors., chapter HAMSoC: A Monitoring-Centric D. Taylor & Francis/CRC Press, Aug 2010.
- 152. Axel Jantsch and Hannu Tenhunen, Khalid Latif, Amir-Mohammad Rahmani, Tiberiu Seceleanu and Hannu Tenhunen. Autonomic Networking-on-Chip: Bio-inspired Specification, Development, and Verification. In Cong-Vinh, Phan, editors., chapter An Autonomic NoC Architecture. Taylor & Francis/CRC Press, Aug 2010.
- 153. Moazzam Fareed Niazi, Tiberiu Seceleanu and Hannu Tenhunen. A Performance Estimation Technique for the SegBus Distributed Architecture. Technical Report 980, TUCS, Jul 2010.

- 154. M. Baghaei-Nejad, Z. Zou, D. S. Mendoza, H. Tenhunen and L.-R. Zheng, "Remotely UHF-Powered Ultra Wideband RFID for Ubiquitous Wireless Identification and Sensing", in book "Development and Implementation of RFID Technology", Book edited by: Cristina TURCU, ISBN 978-3-902613-54-7, pp. 554, February 2009, I-Tech, Vienna, 2009
- 155. Roshan Weerasekera, Li-Rong Zheng, Dinesh Pamunuwa and Hannu Tenhunen, "Switching sensitive interconnect Driver to Combat Dynamic Delay in on-Chip Buses" in The Lecture Notes in Computer Science 3728 Edited by Vassilis Paliouras, Johan Vounckx, Diederik Verkest, Springer 2005, and ISBN 3-540-29013-3.

## List of International Reviewed Conference Papers and Presentations

- 156. Fahimeh Farahnakian, Adnan Ashraf, Pasi Liljeberg, Tapio Pahikkala, Juha Plosila, Ivan Porres, Hannu Tenhunen, Energy-Aware Dynamic VM Consolidation in Cloud Data Centers Using Ant Colony System. In: Carl Kesselman (Ed.), 7th IEEE International Conference on Cloud Computing, 104–111, IEEE, 2014.
- 157. Mohammad Fattah, Amir-Mohammad Rahmani, Thomas Canhao Xu, Anil Kanduri, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Mixed-Criticality Run-Time Task Mapping for NoC-Based Many-Core Systems. In: Marco Aldinucci (Ed.), IEEE/Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 458–465, Euromicro, IEEE, 2014.
- 158. Mohammad Fattah, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Adjustable Contiguity of Run-Time Task Allocation in Networked Many-Core Systems. In: Design Automation Conference (ASP-DAC), 2014 19th Asia and South Pacific, 349– 354, IEEE, 2014.
- 159. Mohammad Fattah, Maurizio Palesi, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, SHiFA: System-Level Hierarchy in Run-Time Fault-Aware Management of Many-Core Systems. In: 51st ACM/IEEE Design Automation Conference (DAC), 1–6, ACM/IEEE, 2014.
- 160. Liang Guang, Ethiopia Nigussie, Juha Plosila, Hannu Tenhunen, Positioning Antifragility for Clouds on Public Infrastructures. In: Elhadi Shakshuki, Ansar Yasar (Eds.), Proceedings of The 5th International Conference on Ambient Systems, Networks and Technologies (ANT-2014), the 4th International Conference on Sustainable Energy Information Technology (SEIT-2014), Procedia Computer Science 32, 856–861, Elsevier, 2014.
- 161. Liang Guang, Juha Plosila, Hannu Tenhunen, From Self-Aware Building Blocks to Self-Organizing Systems with Hierarchical Agent-Based Adaptation. In: Radu Marculescu, Gabriela Nicolescu (Eds.), Proceedings of the 2014 International Conference on Hardware/Software Codesign and System Synthesis, 1–3, ACM, 2014.
- 162. Mohammad-Hashem Haghbayan, Bijan Alizadeh, Amir-Mohammad Rahmani, Pasi Liljeberg, Hannu Tenhunen, Automated Formal Approach for Debugging Dividers Using Dynamic Specification. In: Said Hamdioui, Marco Ottavi (Eds.), International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, 263–268, IEEE, 2014.
- 163. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Energy-Efficient Concurrent Testing Approach for Many-Core Systems in the Dark Silicon Age. In: Said Hamdioui, Marco Ottavi (Eds.), International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, 269–274, IEEE, 2014.

164. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Distributed BIST Approach for Power Constrained Many-Core Systems. In: Marco Ottavi, Giorgio Di Natale (Eds.), Joint MEDIAN–TRUDEVICE Open Forum Co-Located with IEEE 17th International Symposium on Design and Diagnostics of Electronic Circuits & Systems, 1–1, Median, 2014.

- 165. Mohammad-Hashem Haghbayan, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Online Testing of Many-Core Systems in the Dark Silicon Era. In: Witold Pleskacz (Ed.), International Symposium on Design and Diagnostics of Electronic Circuits & Systems, 141–146, IEEE, 2014.
- 166. Syed M. A. H. Jafri, Masoud Daneshtalab, Muhammad Adeel Tajammul, Kolin Paul, Ahmed Hemani, Peeter Ellervee, Juha Plosila, Hannu Tenhunen, Morphable Compression Architecture for EffiCient Configuration in CGRAs. In: Francesco Leporati, Jose Silva Matos (Eds.), Euromocro conference on Digital System Design, 1–8, IEEE, 2014.
- 167. Syed M. A. H. Jafri, Guillermo Serrano Leon, Junaid Iqbal, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Hannu Tenhunen, RuRot: Run-Time Rotatable-Expandable Partitions for Efficient Mapping in CGRAs. In: Alexander V. Veidenbaum (Ed.), International Conference on Embedded Computer Systems: Architecture, Modeling and Simulations (SAMOS), 1–9, IEEE, 2014.
- 168. Syed M. A. H. Jafri, Tuan Nguyen, Masoud Daneshtalab, Ahmed Hemani, Juha Plosila, Hannu Tenhunen, NeuroCGRA: A CGRA with support for neural networks. In: Mohamed Bakhouya, Masoud Daneshtalab, Masoumeh Ebrahimi, Jaafar Gaber (Eds.), International Workshop on High Performance Interconnection Networks, 1–6, IEEE, 2014.
- 169. Syed M. A. H. Jafri, Guillermo Serrano Leon, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Hannu Tenhunen, Transformation Based Parallelism for Low Power CGRAs. In: Michael Huebner, Nikos Voros (Eds.), Field programmable logic (FPL), 1–8, IEEE, 2014.
- 170. Syed M. A. H. Jafri, Adeel Tajammul, Masoud Daneshtalab, Ahmed Hemani, Kolin Paul, Juha Plosila, Peeter Erville, Hannu Tenhunen, Customizable Compression Architecture for Efficient Configuration in CGRAs. In: Miriam Leeser (Ed.), IEEE International Symposium on Field-Programmable Custom Computing Machines, 1, IEEE, 2014.
- 171. Rajeev Kumar Kanth, Pasi Liljeberg, Tomi Westerlund, Harish Kumar, Qiansu Wan, Geng Yang, Lirong Zheng, Hannu Tenhunen, Information and Communication System Technology's Impacts on Personalized and Pervasive Healthcare: A Technological Survey. In: Arthur Winston (Ed.), Proceedings of IEEE 2014 conference on Norbert Wiener in the 21st Century, 1–5, IEEE, 2014.
- 172. Harish Kumar, Madhur Deo Upadhyay, Rajeev Kumar Kanth, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Band Reconfigurable Antenna for Multiband Applications. In: S.K. Yadav (Ed.), Proceedings of International Conference on Innovative Trends in Electrical, Power Control, Electronics and Communication Engineering, 281–285, Jawaharlal Nehru University, 2014.
- 173. Igor Tcarenko, Mohammad Fattah, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Multi Rectangle Modeling Approach for Application Mapping on a Many-Core System. In: 22nd Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 453–457, IEEE/Euromicro, 2014.
- 174. Mohammad Fattah, Amir-Mohammad Rahmani, Thomas Canhao Xu, Anil Kanduri, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Mixed-Criticality Run-Time Task Mapping for NoC-Based Many-Core Systems. In: Marco Aldinucci (Ed.), IEEE/Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 458–465, Euromicro, IEEE, 2014.

175. M-H. Haghbayan, A-M. Rahmani, A. Y. Weldezion, P. Liljeberg, J. Plosila, A. Jantsch, and H. Tenhunen. Dark silicon aware power management for manycore systems under dynamic workloads. In Proceedings of the International Conference on Computer Design, Seoul, South Korea, October 2014.

- 176. Liang Guang, Syed Jafri, Bo Yang, Juha Plosila, Hannu Tenhunen, Hierarchical Supporting Structure for Dynamic Organization in Many-Core Computing Systems. In: César Benavente-Peces, Joaquim Filipe (Eds.), Proceedings of the 3rd International Conference on Pervasive Embedded Computing and Communication Systems, 252–261, SCITEPRESS – Science and Technology Publications, 2013.
- 177. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Hannu Tenhunen, Fault-Tolerant Method with Distributed Monitoring and Management Technique for 3D Stacked Mesh. In: Hamid Sarbazi-azad (Ed.), Computer Architecture & Digital Systems, 93–98, IEEE, 2013.
- 178. Thomas Canhao Xu, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, MMSoC: A Multi-Layer Multi-Core Storage-on-Chip Design for Systems with High Integration. In: Boris Rachev, Angel Smrikarov (Eds.), Proceedings of the 14th International Conference on Computer Systems and Technologies (CompSysTech), 67– 74, ACM, 2013.
- 179. Sanaz Rahimi Moosavi, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, An Efficient Implementation of Hamiltonian Path Based Multicast Routing for 3D Interconnection Networks. In: Reza Lotfi (Ed.), Proc. of 21st IEEE Iranian Conference on Electrical Engineering (ICEE'13), 1–6, IEEE, 2013.
- 180. Masoumeh Ebrahimi, Masoud Daneshtalab, Juha Plosila, Hannu Tenhunen, CARS: Congestion-Aware Request Scheduler for Network Interfaces in NoCbased Manycore Systems. In: Erik Jan Marinissen (Ed.), in Proceedings of 16th ACM/IEEE Design, Automation, and Test in Europe (DATE), 1–4, ACM/IEEE, 2013.
- 181. Thomas Canhao Xu, Tapio Pahikkala, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Optimized Multicore Architectures for Data Parallel Fast Fourier Transform. In: Boris Rachev, Angel Smrikarov (Eds.), Proceedings of the 14th International Conference on Computer Systems and Technologies (CompSysTech), 75– 82, ACM, 2013.
- 182. Awet Y. Weldezion, M. Grange, D. Pamunuwa, A. Jantsch, and Hannu Tenhunen. "A scalable multi-dimensional NoC simulation model for diverse spatio-temporal traffic pattern". In Proceedings of the 3D Systems Integration Conference (3DIC), San Francisco, California, USA, October 2013 (Accepted).
- 183. Ebrahimi, M., Xin Chang; Daneshtalab, M.; Plosila, J.; Liljeberg, P.; Tenhunen, H., DyXYZ: Fully Adaptive Routing Algorithm for 3D NoCs, 21st Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP), 2013, Belfast, UK, March 2013.
- 184. Tajammul, M.A., Jafri, S.M.A.H. ; Hemani, A. ; Plosila, J. ; Tenhunen, H., Private configuration environments (PCE) for efficient reconfiguration, in CGRAs, IEEE 24th International Conference on Application-Specific Systems, Architectures and Processors (ASAP), 2013, Washington, DC – USA, June 2013.
- 185. Liang Guang, Syed Mohammad Asad Hassan Jafri, Bo Yang , Juha Plosila, Hannu Tenhunen, Hirarchical supporting structure for dynamic organization in many-core systems, PECCS 2013: Proceedings of the 3rd International Conference on Pervasive Embedded Computing and Communication Systems, pp. 252-261, 2013
- 186. Masoud Daneshtalab, Masoumeh Ebrahimi, Juha Plosila, Hannu Tenhunen, CARS: congestion-aware request scheduler for network interfaces in NoCbased manycore systems, DATE '13 Proceedings of the Conference on Design, Automation and Test in Europe, Pages 1048-1051, EDA Consortium San Jose, CA, USA, 2013.

- 187. Moosavi, S.R., Rahmani, A., Liljeberg, P., Plosila, J., Tenhunen, H., Enhancing Performance of 3D Interconnection Networks using Efficient Multicast Communication Protocol, 21st Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP), pp. 294 – 301, 2013, Belfast, UK, March 2013.
- 188. Ebrahimi, M. ; Daneshtalab, M. ; Plosila, J. ; Tenhunen, H., Minimalpath fault-tolerant approach using connection-retaining structure in Networks-on-Chip, Seventh IEEE/ACM International Symposium on Networks on Chip (NoCS), pp. 1-8, Tempe - USA, 2013
- 189. Guang L, Jafri S M, Yang B, Plosila J, Tenhunen H. Hirarchical supporting structure for dynamic organization in many-core systems. In: Proceedings of the 3rd International Conference on Pervasive Embedded Computing and Communication Systems. International Conference on Pervasive Embedded Computing and Communication Systems. 2013.
- 190. Jafri S M, Bag O, Hemani A, Paul K, Farahini N, Tenhunen H, et al. Energy-Aware CGRAs using Dynamically Re-configurable isolation Cells. In: International Symposium for Quality and Electronic Design (ISQED). International Symposium for Quality and Electronic Design (ISQED). 2013.
- 191. Yasar Amin, Rajeev Kumar Kanth, Pasi Liljeberg, Adeel Akram, Qiang Chen, Li-Rong Zheng, Hannu Tenhunen, Printable RFID Antenna with Embedded Sensor and Calibration Functions. In: He Sailing (Ed.), Progress In Electromagnetics Research Symposium, 567–570, Proceedings of PIERS, 2013.
- 192. Syed M. A. H. Jafri, Muhammad Adeel Tajammul, Ahmed Hemani, Juha Plosila, Hannu Tenhunen, Energy Aware Task Parallelism for Efficient Dynamic Voltage and Frequency Scaling in CGRAs. In: Olli Silvén (Ed.), in Proc. International Conference on Embedded Computer Systems Architecture, Modeling and Simulations (SAMOS), 1–9, IEEE, 2013.
- 193. Rajeev Kumar Kanth, Pasi Liljeberg, Hannu Tenhunen, Qiang Chen, Axel Janstch, Lirong Zheng, Harish Kumar, Design of Sierpinski Grid Patch Antenna for Multiband Application . In: He Sailing (Ed.), Progress In Electromagnetics Research Symposium Proceedings, 577–582, PIER Proceedings, 2013.
- 194. Sanaz Rahimi Moosavi, Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Enhancing Performance of 3D Interconnection Networks Using Efficient Multicast Communication Protocol. In: Peter Kilpatrick, Peter Milligan, Rainer Stotzka (Eds.), 21st Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 294–300, IEEE/Euromicro, 2013.
- 195. Tomi Westerlund, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, From Traditional VLSI Education to Embedded Electronics. In: Tina Hudson (Ed.), IEEE International Conference on Microelectronic Systems Education, 32–35, IEEE, 2013.
- 196. Thomas Canhao Xu, Tapio Pahikkala, Antti Airola, Pasi Liljeberg, Juha Plosila, Tapio Salakoski, Hannu Tenhunen, Implementation and Analysis of Block Dense Matrix Decomposition on Network-on-Chips. In: Proceedings of the 14th IEEE International Conference on High Performance Computing and Communications (HPCC), 516–523, IEEE, 2012.
- 197. A.Y.Weldezion, R.Weerasekara, H. Tenhunen, "Design Space Exploration ofClock-pumping Techniques to Reduce Through Silicon Via TSV ManufacturingCost In 3D Integration," in Proceedings of the 14th Electronics Packaging Technology Conference (EPTC 2012), Singapore, 2012.
- 198. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, A Greedy Heuristic Approximation Scheduling Algorithm for 3D Multicore Processors. In: Michael Alexander, Pasqua D'Ambra, Adam Belloum, George Bosilca, Mario Cannataro, Marco Danelutto, Beniamino Di Martino, Michael Gerndt, Emmanuel Jeannot, Raymond

Namyst, Jean Roman, Stephen L. Scott, Larsso (Eds.), Lecture Notes in Computer Science (LNCS), 7155, 281–291, Springer, 2012.

- 199. Jafri S M, Guang L, Jantsch A, Paul K, Hemani A, Tenhunen H. "Self-Adaptive NoC Power Management with Dual-Level Agents : Architecture and Implementation." In: Proceedings of the Conference on Self-adaptive Networked Embedded Systems. PECCS 2012, 2nd International Conference on Pervasive and Embedded Computing and Communication Systems, Special Session: Self-Adaptive Networked Embedded Systems - SANES 2012, Rome, Italy, 24 - 26 February, 2012. 2012.
- 200. Yang G, Chen J, Jonsson F, Tenhunen H, Zheng L. A Multi-Parameter Bio-Electric ASIC Sensor with Integrated 2-Wire Data Transmission Protocol for Wearable Healthcare System. In: Design Automation & Test in Europe (DATE 2012). 2012.
- 201. Ebrahimi M, Daneshtalab M, Farahnakian F, Plosila J, Liljeberg P, Palesi M, et al. HARAQ: Congestion-Aware Learning Model for Highly Adaptive Routing Algorithm in On-Chip Networks. In: Networks on Chip (NoCS), 2012 Sixth IEEE/ACM International Symposium on. Sixth IEEE/ACM International Symposium on Networks on Chip (NoCS), 2012. 2012. p. 19-26.
- 202. Guang L, Nigussie E, Plosila J, Isoaho J, Tenhunen H. Coarse and finegrained monitoring and reconfiguration for energy-efficient NoCs. In: System on Chip (SoC), 2012 International Symposium on. 2012 International Symposium on System on Chip, SoC 2012; Tampere; 10 October 2012 through 12 October 2012. IEEE; 2012. p. 6376351-.
- 203. Jafri S M, Guang L, Jantsch A, Paul K, Hemani A, Tenhunen H. Self-Adaptive NoC Power Management with Dual-Level Agents - Architecture and Implementation. In: Proceedings of the 2nd International Conference on Pervasive and Embedded Computing and Communication Systems. 2nd International Conference on Pervasive and Embedded Computing and Communication Systems, 2012. 2012. p. 1-9.
- 204. Guang L, Nigussie E, Plosila J, Tenhunen H. Vertical and horizontal integration towards collective adaptive system a visionary approach. In: Proceedings of the 2012 ACM Conference on Ubiquitous Computing. ACM Conference on Ubiquitous Computing, 2012. 2012. p. 762-765.
- 205. Guang L, Nigussie E, Plosila J, Isoaho J, Tenhunen H. HLS-DoNoC : High-level simulator for dynamically organizational NoCs. In: Design and Diagnostics of Electronic Circuits & amp; Systems (DDECS), 2012 IEEE 15th International Symposium on. 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2012; Tallinn; 18 April 2012 through 20 April 2012. IEEE; 2012. p. 89-94.
- 206. Kanth R K, Liljeberg P, Tenhunen H, Chen Q, Janstch A, Zheng L, et al. Design of Sierpinski Grid Patch Antenna for Multiband Application and Sustainability Analysis in its Manufacturing Process. In: IEEE International Conference on Industrial Technology. IEEE International Conference on Industrial Technology. 2012. p. 1-5.
- 207. Kanth R K, Liljeberg P, Tenhunen H, Amin Y, Chen Q, Zheng L, et al. Quantifying the environmental footprint of rigid substrate printed antenna. In: Proceedings of the 2012 IEEE Conference on Technology and Society in Asia, T and SA 2012. 2012 IEEE Conference on Technology and Society in Asia, T and SA 2012; Singapore; 27 October 2012 through 29 October 2012. IEEE; 2012. p. 6397973-.
- 208. M. Daneshtalab, M. Ebrahimi, P. Liljeberg, J. Plosila, and H. Tenhunen, "Memory-Efficient Logic Layer Communication Platform for 3D-Stacked Memory-on-Processor Architectures," in Proceedings of IEEE International 3D Systems Integration Conference (3DIC), pp. 1-8, Jan. 2012, Japan.
- 209. Kanth R K, Kumar H, Liljeberg P, Chen Q, Zheng L, Tenhunen H. Exploring course development for green ICT in engineering education: A preliminary

study. In: Engineering Education: Innovative Practices and Future Trends (AICERA), 2012 IEEE International Conference on. IEEE International Conference on Innovative Practices and Future Trends (AICERA), 2012. 2012. p. 1-5.

- 210. Kanth R K, Liljeberg P, Tenhunen H, Chen Q, Zheng L, Kumar H. Comparative toxic emission analysis in production process of polymer and paper Based RFID tags. In: Environment and Electrical Engineering (EEEIC), 2012 11th International Conference on. 11th International Conference on Environment and Electrical Engineering (EEEIC), 2012. 2012. p. 184-187.
- 211. Niazi M F, Seceleanu T, Tenhunen H. Towards Reuse-Based Development for the On-chip Distributed SoC Architecture. In: Computer Software and Applications Conference Workshops (COMPSACW), 2012 IEEE 36th Annual. IEEE 36th Annual Computer Software and Applications Conference Workshops (COMPSACW), 2012. 2012. p. 278-283.
- 212. Latif K, Rahmani A M, Seceleanu T, Tenhunen H. Designing a High Performance and Reliable Networks-on-Chip Using Network Interface Assisted Routing Strategy. In: Digital System Design (DSD), 2012 15th Euromicro Conference on. 15th Euromicro Conference on Digital System Design (DSD), 2012. 2012. p. 34-41.
- 213. Latif K, Rahmani A M, Liljeberg P, Tenhunen H, Seceleanu T. A Cluster-Based Core Protection Technique for Networks-on-Chip. In: Computer Software and Applications Conference (COMPSAC), 2012 IEEE 36th Annual. IEEE 36th Annual Computer Software and Applications Conference (COMPSAC), 2012. 2012. p. 360-361.
- 214. Latif K, Rahmani A, Vaddina K R, Seceleanu T, Tenhunen H. Processing Element Core Protection Using PVS-NoC Architecture. In: Work in Progress Session of the Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'12). Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'12). 2012. p. 21-22.
- 215. Rahmani A M, Liljeberg P, Plosila J, Tenhunen H. An Efficient Hybridization Scheme for Stacked Mesh 3D NoC Architecture. In: Parallel, Distributed and Network-Based Processing (PDP), 2012 20th Euromicro International Conference on. 20th Euromicro International Conference on Parallel, Distributed and Network-Based Processing (PDP), 2012. 2012. p. 507-514.
- 216. Rahmani A, Latif K, Vaddina K R, Liljeberg P, Plosila J, Tenhunen H. ARB-NET: A novel adaptive monitoring platform for stacked mesh 3D NoC architectures. In: Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific. 17th Asia and South Pacific Design Automation Conference (ASP-DAC), 2012. 2012. p. 413-418.
- 217. Rahmani A M, Vaddina K R, Liljeberg P, Plosila J, Tenhunen H. Power and Thermal Analysis of Stacked Mesh 3D NoC Using AdaptiveXYZ Routing Algorithm. In: Digital System Design (DSD), 2012 15th Euromicro Conference on. 15th Euromicro Conference on Digital System Design (DSD), 2012. 2012. p. 208-215.
- 218. Rahmani A M, Vaddina K R, Latif K, Liljeberg P, Plosila J, Tenhunen H. Low-Cost Monitoring Platform for 3D Networks-on-Chip. In: Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'12). Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'12). 2012. p. 19-20.
- 219. Rahmani A M, Vaddina K R, Latif K, Liljeberg P, Plosila J, Tenhunen H. Generic Monitoring and Management Infrastructure for 3D NoC-Bus Hybrid Architectures. In: Networks on Chip (NoCS), 2012 Sixth IEEE/ACM International Symposium on. Sixth IEEE/ACM International Symposium on Networks on Chip (NoCS), 2012. 2012. p. 177-184.
- 220. Xu T C, Liljeberg P, Plosila J, Tenhunen H. Exploration of heuristic scheduling algorithms for 3D multicore processors. In: Proceedings of the 15th International Workshop on Software and Compilers for Embedded Systems. 15th

International Workshop on Software and Compilers for Embedded Systems. 2012. p. 22-31.

- 221. Rahmani A, Liljeberg P, Plosila J, Tenhunen H. High-Performance, Power-Aware and Reliable 3D NoC Architectures. In: Ph.D. Forum Booklet of IEEE/ACM International Asia and South Pacific Design Automation Conference (ASP-DAC'12). IEEE/ACM International Asia and South Pacific Design Automation Conference (ASP-DAC'12). 2012. p. 23-24.
- 222. Rahmani A, Liljeberg P, Plosila J, Man K L, Kim Y, Tenhunen H. Partial-LastZ: An Optimized Hybridization Technique for 3D NoC Architecture Enabling Adaptive Inter-Layer Communication. In: International SoC Design Conference. International SoC Design Conference, 2012. 2012. p. 281-284.
- 223. Yin A, Chen N, Liljeberg P, Tenhunen H. Comparison of Mesh and Honeycomb Network-On-Chip Architectures. In: Proceedings of the 7th IEEE Conference on Industrial Electronics and Applications. 7th IEEE Conference on Industrial Electronics and Applications. 2012. p. 1713-1717.
- 224. Xu T, Liljeberg P, Tenhunen H. Study of hierarchical n-body methods for network-on-chip architectures. In: Euro-Par 2011: Parallel Processing Workshops. Euro-Par 2011: Parallel Processing Workshops. 2012. p. 365-374.
- 225. Xu T, Liljeberg P, Tenhunen H. A greedy heuristic approximation scheduling algorithm for 3d multicore processors. In: Euro-Par 2011: Parallel Processing Workshops. 2012. p. 281-291.
- 226. Jafri S M, Guang L, Hemani A, Paul K, Plosila J, Tenhunen H. Energy-Aware Fault-Tolerant Network-on-Chips for Addressing Multiple Traffic Classes. In: Proceedings: 15th Euromicro Conference on Digital System Design, DSD 2012. 15th Euromicro Conference on Digital System Design, DSD 2012, 5-8 September 2012 Cesme, Izmir, Turkey. 2012. p. 242-249.
- 227. Guang L, Jafri S M, Yang B, Plosila J, Hannu T. Embedding Fault-Tolerance with Dual-Level Agents in Many-Core Systems. In: First MEDIAN Workshop (MEDIAN'12). First MEDIAN Workshop (MEDIAN'12). 2012.
- 228. Kanth R K, Kumar H, Liljeberg P, Chen Q, Zheng L, Tenhunen H. Exploring course development for green ICT in engineering education: A preliminary study. In: AICERA 2012 Annual International Conference on Emerging Research Areas: Innovative Practices and Future Trends. 2012 Annual International Conference on Emerging Research Areas: Innovative Practices and Future Trends, AICERA 2012, 19 July 2012 through 21 July 2012, Kottayam. p. 6306685- IEEE; 2012.
- 229. Zhou Q, Zou Z, Tenhunen H, Zheng L. Adaptive synchronization and integration region optimization for energy detection IR-UWB receivers. In: Ultra-Wideband (ICUWB), 2012 IEEE International Conference on. 2012 IEEE International Conference on Ultra-Wideband, ICUWB 2012; Syracuse, NY; 17 September 2012 through 20 September 2012. IEEE; 2012. p. 62-66. Proceedings - IEEE International Conference on Ultra-Wideband.
- 230. Rajeev Kumar Kanth, Pasi Liljeberg, Hannu Tenhunen, Wan Qiansu, Yasar Amin, Botao Shao, Qiang Chen, Lirong Zheng, Harish Kumar, Evaluating Sustainability, Environmental Assessment and Toxic Emissions during Manufacturing Process of RFID Based Systems. In: Jinjun Chen (Ed.), 2011 IEEE Ninth International Conference on Dependable, Autonomic and Secure Computing (DASC), 1066–1071, IEEE, 2012.
- 231. Thomas Canhao Xu, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, A High-Efficiency Low-Cost Heterogeneous 3D Network-on-Chip Design. In: Proceedings of the Fifth International Workshop on Network on Chip Architectures (NoCArc), 37–42, ACM, 2012.
- 232. Ebrahimi, Masoumeh and Daneshtalab, Masoud and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Agent-based On-Chip Network Using Efficient

Selection Method", Proceedings of 19th IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC), IFIP/IEEE, Oct, 2011, pp 110-115

233. Guang, Liang and Kanth, Rajeev and Plosila, Juha and Tenhunen, Hannu, "Hierarchical Monitoring in Smart House: Design Scalability, Dependability and Energy-Efficiency", Proc. of the 3rd International Conference on Information Science and Engineering (ICISE2011), IEEE, Oct, 2011, pp. 291-296

234. Kanth, Rajeev Kumar and Liljeberg, Pasi and Tenhunen, Hannu and Wan, Qiansu and Amin, Yasar and Shao, Botao and Chen, Qiang and Zheng, Lirong and Kumar, Harish, "Comparative Study on End-of-Life of Polymer and Paper Based Radio Frequency Devices", Conference Proceedings of 3rd International Conference on Information Science and Engineering (ICISE) 2011, IEEE, Oct, 2011, pp. 3202-3205

235. Kumar, Harish and Kanth, Rajeev Kumar and Liljeberg, Pasi and Tenhunen, Hannu, "Metamaterial Based Slotted Patch Antenna", Conference Proceedings of Jubilee 10th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Services - TELSIKS 2011, 1, IEEE, Oct, 2011, pp. 1-4

236. Rahmani, Amir-mohammad and Vaddina, Kameswar Rao and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Power and Area Optimization of 3D Networks-on-Chip Using Smart and Efficient Vertical Channels", International Conference on Power and Timing Modeling, Optimization and Simulation (PATMOS'11), LNCS 6951, Springer-Verlag, Sep, 2011, pp. 278-287

237. Latif, Khalid and Rahmani, Amir-mohammad and Vaddina, Kameswar Rao and Seceleanu, Tiberiu and Liljeberg, Pasi and Tenhunen, Hannu, "Enhancing Performance Sustainability of Fault Tolerant Routing Algorithms in NoC-Based Architectures", IEEE/Euromicro International Conference on Digital System Design (DSD'11), IEEE/EUROMICRO, Aug, 2011, pp 470-477

238. Rahmani, Amir-mohammad and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "LastZ: An Ultra Optimized 3D Networks-on-Chip Architecture", IEEE/Euromicro International Conference on Digital System Design (DSD'11), Aug, 2011, pp 173-180

239. Yin, Alexander Wei and Xu, Thomas Canhao and Yang, Bo and Liljeberg, Pasi and Tenhunen, Hannu, "Change Function of 2D/3D Network-on-Chip", 11th IEEE International Conference on Computer and Information Technology, Aug, 2011, pp. 181-188

240. Latif, Khalid and Rahmani, Amir-mohammad and Kameswar rao, Vaddina and Seceleanu, Tiberiu and Liljeberg, Pasi and Tenhunen, Hannu, "Enhancing Performance of NoC-Based Architectures using Heuristic Virtual-Channel Sharing Approach", Real-Time, Embedded and Physical Systems track of IEEE Computer Software and Applications Conference (COMPSAC'11), Jul, 2011, pp 443-447

241. Rahmani, Amir-mohammad and Latif, Khalid and Vaddina, Kameswar Rao and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Power-Efficient Inter-Layer Communication Architectures for 3D NoC", 2011 IEEE Computer Society Annual Symposium on VLSI (ISVLSI'11), Jul, 2011, pp 355-356

242. Daneshtalab, Masoud and Ebrahimi, Masoumeh and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "High-Performance On-Chip Network Platform for Memory-on-Processor Architectures", IEEE International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC), IEEE, Jun, 2011, pp. 1-6

243. Ebrahimi, Masoumeh and Daneshtalab, Masoud and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Efficient Congestion-Aware Selection Method for On-Chip Networks", IEEE International Symposium on Reconfigurable Communicationcentric Systems-on-Chip (ReCoSoC), IEEE, Jun, 2011, pp. 1-4

244. Latif, Khalid and Rahmani, Amir-mohammad and Seceleanu, Tiberiu and Tenhunen, Hannu, "Design of a High-Performance and Secure Networks-on-Chip",

International Workshop on Dependable and Secure Industrial and Embedded Systems (WORDS'11), Mälardalen University, Sweden, Jun 2011, pp- 1-6

245. Daneshtalab, Masoud and Ebrahimi, Masoumeh and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Exploring Cluster-Based Topologies for 3D Stacked Architectures", Proc. of ACM International Conference on Computing Frontiers (CF), ACM, May, 2011

246. Ebrahimi, Masoumeh and Daneshtalab, Masoud and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Exploring Partitioning Methods for 3D Networkson-Chip Utilizing Adaptive Routing Model", Proceedings of 5th ACM/IEEE International Symposium on Networks-on-Chip (NOCS), ACM/IEEE, May, 2011, pp. 73-80

247. Kanth, Rajeev Kumar and Wan, Qiansu and Liljeberg, Pasi and Zheng, Lirong and Tenhunen, Hannu, "Insight into Quantitative Environmental Emission Analysis of Printed Circuit Board", Conference Proceedings of International Conference on Environment and Electrical Engineering (EEEIC.EU) 2011, IEEE, May, 2011, pp. 1-4

248. Rahmani, Amir-Mohammad and Latif, Khalid and Rao, Vaddina Kameswar and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Congestion Aware, Fault Tolerant, and Thermally Efficient Inter-Layer Communication Scheme for Hybrid NoC-Bus 3D Architectures", IEEE/ACM International Symposium on Networkson-Chip (NOCS'11), IEEE/ACM, May, 2011

249. Xu, Thomas Canhao and Liljeberg, Pasi and Tenhunen, Hannu, "Optimal Number and Placement of Through Silicon Vias in 3D Network-on-Chip", 14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), IEEE, Apr, 2011, pp. 105-110

250. Daneshtalab, Masoud and Ebrahimi, Masoumeh and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "An Efficient Topology for 3D Stacked Architectures", 3D Integration Workshop in Design Automation and Test Europe Conference (DATE), Mar, 2011

251. Guang, Liang and Yang, Bo and Plosila, Juha and Isoaho, Jouni and Tenhunen, Hannu, "Hierarchical Agent Monitoring Design Platform towards Self-Aware and Adaptive Embedded Systems", Proceedings of International Conference on Pervasive and Embedded Computing and Communication Systems (PECCS 2011), Mar, 2011, pp. 573 - 581

252. Pahikkala, Tapio and Airola, Antti and Xu, Thomas Canhao and Liljeberg, Pasi and Tenhunen, Hannu and Salakoski, Tapio, "A parallel online regularized least-squares machine learning algorithm for future multi-core processors", Proceedings of the 1st International Conference on Pervasive and Embedded Computing and Communication Systems (PECCS 2011), SciTePress, Mar, 2011, pp. 590-599

253. Mohammad Asad, Ahmed Hemani, Paul Kolin, Juha Plosila, Hannu Tenhunen, "Compact Generic Intermediate Representation (CGIR) to Enable Late Binding in Coarse Grained Reconfigurable Architectures". In: M. Balakrishnan, Tulika Mitra (Eds.), International Conference Field-Programmable Technology (FPT), 1-6, IEEE, 2011.

254. Mohammad Asad, Paul Kolin, Ahmed Hemani, Juha Plosila, Hannu Tenhunen, Compression Based Efficient and Agile Configuration Mechanism for Coarse Grained Reconfigurable Architectures. In: Jürgen Becker (Ed.), IEEE International Symposium on Parallel and Distributed Processing Workshops and Phd Forum, 16-20, IEEE, 2011.

255. Liang Guang, Rajeev Kanth, Juha Plosila, Hannu Tenhunen, Hierarchical Monitoring in Smart House: Design Scalability, Dependability and Energy-Efficiency. In: Yi Pan (Ed.), Proc. of the 3rd International Conference on Information Science and Engineering (ICISE2011), 291-296, IEEE, 2011. 256. Liang Guang, Bo Yang, Juha Plosila, Jouni Isoaho, Hannu Tenhunen, Hierarchical Agent Monitoring Design Platform towards Self-Aware and Adaptive Embedded Systems. In: César Benavente-Peces, Joaquim Filipe (Eds.), Proceedings of International Conference on Pervasive and Embedded Computing and Communication Systems (PECCS 2011), 573 - 581, SciTePress, 2011.

257. Rajeev Kumar Kanth, Pasi Liljeberg, Hannu Tenhunen, Qiansu Wan, Waqar Ahmad, Lirong Zheng, Harish Kumar, Insight into the Requirements of Selfaware, Adaptive and Reliable Embedded Sub-systems of Satellite Spacecraft. In: Juha Plosila (Ed.), Conference Proceedings of International Conference on Pervasive and Embedded Computing and Communication Systems, 603-608, Science and Technology Publications Lda (SCiTePress), 2011.

258. Rajeev Kumar Kanth, Qiansu Wan, Harish Kumar, Pasi Liljeberg, Lirong Zheng, Hannu Tenhunen, Life Cycle Assessment of Printed Antenna: Comparative Analysis and Environmental Impacts Evaluation. In: Matthew Eckelman (Ed.), Conference Proceedings of IEEE International Symposium on Sustainable Systems and Technology (ISSST), 1, 1, IEEE, 2011.

259. Rajeev Kumar Kanth, Qiansu Wan, Pasi Liljeberg, Lirong Zheng, Hannu Tenhunen, Insight into Quantitative Environmental Emission Analysis of Printed Circuit Board. In: Zbigniew Leonowicz (Ed.), Conference Proceedings of International Conference on Environment and Electrical Engineering (EEEIC.EU) 2011, 1-4, IEEE, 2011.

260. Harish Kumar, Rajeev Kumar Kanth, Pasi Liljeberg, Hannu Tenhunen, Metamaterial Based Slotted Patch Antenna. In: B. Milovanović (Ed.), Conference Proceedings of Jubilee 10th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Services - TELSIKS 2011, 1, 43-46, IEEE, 2011.

261. Khalid Latif, Amir-Mohammad Rahmani, Ethiopia Nigussie, Tiberiu Seceleanu, Hannu Tenhunen, A Novel Topology-Independent Router Architecture to Enhance Reliability and Performance of Networks-on-Chip. In: Juan E. Guerrero (Ed.), International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 454-462, IEEE Computer Society, 2011.

262. Khalid Latif, Amir-mohammad Rahmani, Tiberiu Seceleanu, Hannu Tenhunen, A Low-Cost Processing Element Recovery Mechanism for Fault Tolerant Networks-on-Chip. In: Ivan Ring Nielsen (Ed.), International Norchip Conference, 1-4, IEEE, 2011.

263. Khalid Latif, Amir-mohammad Rahmani, Kameswar Rao Vaddina, Tiberiu Seceleanu, Pasi Liljeberg, Hannu Tenhunen, Enhancing Performance Sustainability of Fault Tolerant Routing Algorithms in NoC-Based Architectures. In: Paris Kitsos (Ed.), IEEE/Euromicro International Conference on Digital System Design (DSD'11), 626-633, IEEE/EUROMICRO, 2011.

264. Amir-mohammad Rahmani, Kameswar Rao Vaddina, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, Power and Area Optimization of 3D Networks-on-Chip Using Smart and Efficient Vertical Channels. In: L. Ayala José, Braulio García-Cámara, Manuel Prieto, Martino Ruggiero, Gilles Sicard (Eds.), International Conference on Power and Timing Modeling, Optimization and Simulation (PATMOS'11), LNCS 6951, 278-287, Springer-Verlag, 2011.

265. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, Optimal Memory Controller Placement for Chip Multiprocessor. In: N/A (Ed.), Proceedings of the 9th IEEE/ACM/IFIP International Conference on Hardware/Software Codesign and System Synthesis (CODES/ISSS), 217-226, ACM, 2011.

266. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, Optimal Number and Placement of Through Silicon Vias in 3D Network-on-Chip. In: Not Available (Ed.), 14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), 105-110, IEEE, 2011. 267. Latif, Khalid and Rahmani, Amir-Mohammad and Guang, Liang and Seceleanu, Tiberiu and Tenhunen, Hannu, "PVS-NoC: Partial Virtual-Channel Sharing NoC Architecture.", Proceedings of Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (PDP), Feb, 2011, pp 470-477

268. Latif, Khalid and Rahmani, Amir-Mohammad and Seceleanu, Tiberiu and Tenhunen, Hannu, "Exploring an Efficient Resource Management Technique For NoC Routers", Work in Progress Session of the Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'11), Feb, 2011, pp 23-24

269. Rahmani, Amir-Mohammad and Latif, Khalid and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "A Stacked Mesh 3D NoC Architecture Enabling Congestion-Aware and Reliable Inter-Layer Communication", Proc. of Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, Feb, 2011, pp 423-430

- 270. Rahmani, Amir-Mohammad and Latif, Khalid and Liljeberg, Pasi and Plosila, Juha and Tenhunen, Hannu, "Power-Aware Architecture for 3D Networks-on-Chip", Work in Progress Session of the Euromicro International Conference on Parallel, Distributed, and Network-Based Processing (WiP-PDP'11), Feb, 2011, pp 15-16
- 271. Kanth, Rajeev Kumar and Liljeberg, Pasi and Tenhunen, Hannu and Wan, Qiansu and Ahmad, Waqar and Zheng, Lirong and Kumar, Harish, "Insight into the Requirements of Self-aware, Adaptive and Reliable Embedded Sub-systems of Satellite Spacecraft", Conference Proceedings of International Conference on Pervasive and Embedded Computing and Communication Systems, Science and Technology Publications Lda (SCiTePress), Jan, 2011, pp. 603-608
- 272. Amir-Mohammad Rahmani, Khalid Latif, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen, A Stacked Mesh 3D NoC Architecture Enabling Congestion-Aware and Reliable Inter-Layer Communication. In: Papadopoulos George A. (Ed.), Proc. of Euromicro International Conference on Parallel, Distributed, and Network-Based Processing, 423-430, IEEE/EUROMICRO, 2011.
- 273. Kanth, Rajeev Kumar and Wan, Qiansu and Kumar, Harish and Liljeberg, Pasi and Zheng, Lirong and Tenhunen, Hannu, "Life Cycle Assessment of Printed Antenna: Comparative Analysis and Environmental Impacts Evaluation", Conference Proceedings of IEEE International Symposium on Sustainable Systems and Technology (ISSST), 1, IEEE, Jan, 2011, pp. 1-4
- Xu, Thomas Canhao and Liljeberg, Pasi and Tenhunen, Hannu, "Process Scheduling for Future Multicore Processors", 6th International Conference on High-Performance and Embedded Architectures and Compilers, ACM, Jan, 2011, pp. 15-18
- 275. Geng Yang and Jian Chen and Jonsson, F. and Tenhunen, H. and Li-Rong Zheng, "A Programmable Bio-Electric SoC Sensor with 2-Wire Data Transmission for Scalable 14-Channel Synchronous BioSignal Measurement", In proc. Of 37th European Solid-State Circuits Conference, 2011
- 276. Khalid Latif, Tiberiu Seceleanu, Hannu Tenhunen."Power and Area Efficient Design of Network-on-Chip Router through Utilization of Idle Buffers". ECBS 2010: 131-138, 2010.
- 277. Moazzam Fareed Niazi, Hannu Tenhunen, Tiberiu Seceleanu. "An Emulation Solution for the SegBus Platform". ECBS 2010: 268-275, 2010.
- 278. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen."A Low-Latency and Memory-Efficient On-chip Network". NOCS 2010: 99-106, 2010.
- 279. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Hannu Tenhunen."HAMUM - A Novel Routing Protocol for Unicast and Multicast Traffic in MPSoCs". PDP 2010: 525-532.

280. Waqar Ahmad, Hannu Tenhunen, Power Integrity of 3D Integrated Chips. In: Proc.of 2010 Design Automation and Test in Europe (DATE) 2010, 1-4, 2010.

281. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Juha Plosila, Hannu Tenhunen."A High-Performance Network Interface Architecture for NoCs Using Reorder Buffer Sharing". PDP 2010: 546-550.

282. Waqar Ahmad, Qiang Chen, Lirong Zheng, Hannu Tenhunen, Modeling of Peak-to-Peak Switching Noise Along a Vertical Chain of Power Distribution TSV Pairs in a 3D Stack of ICs Interconnected through TSVs. In: Proc. of NORCHIP, 2010, 1-6, IEEE, 2010.

283. R. Weerasekera, M. Grange, D. Pamunuwa, and H. Tenhunen, "On Signalling over Through-Silicon Vias (TSVs) in Three-Dimensional ICs", in Proc. Design, Automation and Test in Europe (DATE), 2010, pp. 1325-1328.

284. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg and Hannu Tenhunen. A Novel Interlayer Bus Architecture for Three Dimensional Network-on-Chips. In In Proceeding of 3D Integration Workshop in Design Automation and Test Europe Conference (DATE), Mar 2010.

285. Moazzam Fareed Niazi, Tiberiu Seceleanu and Hannu Tenhunen. A Performance Estimation Technique for the SegBus Distributed Architecture. In Proceedings of 39th International Conference on Parallel Processing Workshops (ICPPW), Sep 2010.

286. Geng Yang, J. Mao, Hannu Tenhunen, Lirong Zheng, Design of a Self-Organized Intelligent Electrode for Synchronous Measurement of Multiple Bio-Signals in a Wearable Healthcare Monitoring System. In: proc. of 2010 3rd International Symposium on Applied Sciences in Biomedical and Communication Technologies (ISABEL), 1-5, IEEE, 2010.

287. Moazzam Fareed Niazi, Tiberiu Seceleanu and Hannu Tenhunen. An Automated Control Code Generation Approach for the SegBus Platform. In Proceedings of 23rd IEEE International System-on-Chip Conference (SOCC), Sep 2010.

288. Rajeev Kumar Kanth, Waqar Ahmad, Yasar Amin, Lirong Zheng, Pasi Liljeberg and Hannu Tenhunen. Analysis, Design and Development of Novel, Low Profile 2.487 GHz Microstrip Antenna. In Conference Proceedings of 14th International Symposium on Antennas Technology and Applied Electromagnetics and the American Electromagnetic Conference (ANTEM/AMEREM) 2010, Jul 2010.

289. Thomas Canhao Xu, Liang Guang, Alexander Wei Yin, Bo Yang, Pasi Liljeberg, Hannu Tenhunen, An Analysis of Designing 2D/3D Chip Multiprocessor with Different CacheArchitecture. In: 28th IEEE Norchip Conference, 1-6, IEEE, 2010.

290. Rajeev Kumar Kanth, Waqar Ahmad, Subarna Shakya, Pasi Liljeberg, Lirong Zheng and Hannu Tenhunen. Autonomous Use of Fractal Structure in Low Cost, Multiband and Compact Navigational Antenna. In Proc. Mediterranean Microwave Symp. (MMS), pp. 135-138, 10th Mediterranean Microwave Symposium, MMS 2010; Guzelyurt; 25 August 2010 through 27 August 2010.

291. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. BBVC-3D-NoC: An Efficient 3D NoC Architecture Using Bidirectional Bisynchronous Vertical Channels. In 2010 IEEE Computer Society Annual Symposium on VLSI, Jul 2010.

292. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. CMIT- A Novel Cluster-Based Topology for 3D Stacked Architectures. In IEEE International 3D Systems Integration Confernece (3DIC), Nov 2010.

293. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Developing Reconfigurable FIFOs to Optimize Power/Performance of Voltage/Frequency Island-Based Networks-on-Chip. In IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems, Apr 2010. 294. Waqar Ahmad, Rajeev Kumar Kanth, Qiang Chen, Lirong Zheng, Hannu Tenhunen, Power Distribution TSVs Induced Core Switching Noise. In: Conference Proceedings of Electrical Design of Advanced Packaging & Systems Symposium (EDAPS), 2010 IEEE, 1, 1-4, Electrical Design of Advanced Packaging & Systems Symposium (EDAPS), 2010 IEEE, 2010.

295. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. An Efficient VFI-Based NoC Architecture Using Johnson-Encoded Reconfigurable FIFOs. In Proc. of IEEE International Norchip Conference (NORCHIP'10), Nov 2010.

296. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Exploring a Low-Cost Inter-layer Communication Scheme for 3D Networkson-Chip. In Proc. of IEEE 15th International Symposium on Computer Architecture & Digital Systems (CADS'10), Sep 2010.

- 297. Waqar Ahmad, Qiang Chen, Lirong Zheng, Hannu Tenhunen, Peak-to-Peak Switching Noise and LC Resonance on a Power Distribution TSV Pair. In: Proc. of IEEE 19th Conference on Electrical Performance of Electronic Packaging and Systems (EPEPS), 2010, 173-176, IEEE, 2010.
- 298. Waqar Ahmad, Rajeev Kumar Kanth, Qiang Chen, Li-Rong Zheng and Hannu Tenhunen. Fast Transient Simulation Algorithm for a 3D Power Distribution Bus. In In: Proceedings of 2nd Asia Symposium on Quality Electronic Design (ASQED), 343-350, IEEE, Aug 2010.
- 299. Liang Guang, Bo Yang, Juha Plosila, Khalid Latif and Hannu Tenhunen. Hierarchical Power Monitoring on NoC- A Case Study for Hierarchical Agent Monitoring Design Approach. In proceedings of IEEE Norchip 2010, Nov 2010.
- 300. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. High-Performance TSV Architecture for 3-D ICs. In The 9th IEEE International Symposium on VLSI (ISVLSI), Jul 2010.
- 301. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Input-Output Selection Based Router for Networks-on-Chip. In The 9th IEEE International Symposium on VLSI (ISVLSI), Jul 2010.
- 302. Rajeev Kumar Kanth, Qiansu Wan, Pasi Liljeberg, Aulis Tuominen, Lirong Zheng and Hannu Tenhunen. Investigation and Evaluation of Life Cycle Assessment of Printed Electronics and its Environmental Impacts Analysis. In Proceedings of NEXT 2010 Conference, Oct 2010.
- 303. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg and Hannu Tenhunen. Partitioning Methods for Unicast/Multicast Traffic in 3D NoC Architecture. In in Proceedings of 13th IEEE International Symposium on Design & Diagnostics of Electronic Circuits & Systems (DDECS), Apr 2010.

304. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg and Hannu Tenhunen. Performance Analysis of 3D NoCs Partitioning Methods. In The 9th IEEE International Symposium on VLSI (ISVLSI), Jul 2010.

305. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg and Hannu Tenhunen. Performance Evaluation of Unicast and Multicast Communication in Three-Dimensional Mesh Architectures. In The 15th IEEE International Symposium on Computer Architecture & Digital Systems (CADS), Sep 2010.

- 306. Thomas Canhao Xu, Bo Yang, Alexander Wei Yin, Pasi Liljeberg, Hannu Tenhunen, 3D Network-on-Chip with on-chip DRAM: an empirical analysis for future Chip Multiprocessor. In: 2010 International Conference on Computer, Electrical, and Systems Science, and Engineering, 18-24, WASET, 2010.
- 307. Masoud Daneshtalab, Masoumeh Ebrahimi, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip. In Proceedings of 15th International Symposium on Computer Architecture & Digital Systems (CADS), Sep 2010.

308. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, A Study of Through Silicon Via Impact to 3D Network-on-Chip Design. In: 2010 IEEE International Conference on Electronics and Information Engineering, 1, 333-337, IEEE, 2010.

- 309. Amir-Mohammad Rahmani, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Power and Performance Optimization of Voltage/Frequency Island-Based Networks-on-Chip Using Reconfigurable Synchronous/Bi-Synchronous FIFOs. In ACM International Conference on Computing Frontiers, May 2010.
- 310. Khalid Latif, Amir-Mohammad Rahmani, Tiberiu Seceleanu and Hannu Tenhunen. Power- and Performance-Aware IP Mapping for NoC-Based MPSoC Platforms. In Proceedings of IEEE International Conference on Electronics Circuits and Systems (ICECS), Dec 2010.
- 311. Amir-Mohammad Rahmani, Masoud Daneshtalab, Pasi Liljeberg and Hannu Tenhunen. Power-Aware NoC Router Using Central Forecasting- based Dynamic Virtual Channel Allocation. In IEEE International Symposium on Circuits and Systems (ISCAS), May 2010.
- 312. Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen, Exploring DRAM Last Level Cache for 3D Network-on-Chip Architecture. In: 2010 International Conference on Embedded System and Microprocessors (ICESM), 39-44, IEEE, 2010.

313. Amir-Mohammad Rahmani, Khalid Latif, Pasi Liljeberg, Juha Plosila and Hannu Tenhunen. Research and Practices on 3D Networks-on-Chip Architectures. In Proc. of IEEE International Norchip Conference (NORCHIP'10), Nov 2010.

- 314. Khalid Latif, Tiberiu Seceleanu, Cristina Seceleanu and Hannu Tenhunen. Resource-Aware Task Allocation and Scheduling for Segbus Platform. In Proceedings of IEEE International Conference on Electronics Circuits and Systems (ICECS), Dec 2010.
- 315. Alexander Wei Yin, Gangming Lv, Cheng Tao, Pasi Liljeberg and Hannu Tenhunen. RF NoC: A New Paradigm for Very Large Scale Three Dimensional On-Chip Interconnect Networks. In Proceeding of 3D Integration Workshop in Design Automation and Test Europe Conference (DATE), Mar 2010.
- 316. Liang Guang, Ethiopia Nigussie and Hannu Tenhunen. Run-time Communication Bypassing for Energy-Efficient, Low-Latency Per-Core DVFS on Network-on-Chip. In Proceedings of IEEE SoCC 2010, Sep 2010.
- 317. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg and Hannu Tenhunen. Unicast/Multicast Routings in Three-Dimensional Networks on Chip. In In Proceeding of 3D Integration Workshop in Design Automation and Test Europe Conference (DATE), Mar 2010.
- 318. Awet Yemane Weldezion, Matt Grange, Dinesh Pamunuwa, Zhonghai Lu, Axel Jantsch, Roshan Weerasekera, and Hannu Tenhunen. "Scalability of networkon-chip communication architecture for 3-d meshes". In Proceedings of the International Symposium on Networks-on-Chip, San Diego, CA, May 2009.
- 319. Liang Guang, Ethiopia Nigussie, Lauri Koskinen, Hannu Tenhunen. "Autonomous DVFS on Supply Islands for Energy-Constrained NoC Communication". ARCS 2009: 183-194.
- 320. Geng Yang, Jian Chen, Fredrik Jonsson, Hannu Tenhunen, Li-Rong Zheng. "An ASIC Solution for Intelligent Electrodes and Active-Cable used in a Wearable ECG Monitoring System". BIODEVICES 2009: 209-213.

321. Masoumeh Ebrahimi, Masoud Daneshtalab, Mohammad Hossein Neishaburi, Siamak Mohammadi, Ali Afzali-Kusha, Juha Plosila, Hannu Tenhunen. "An efficent dynamic multicast routing protocol for distributing traffic in NOCs". DATE 2009: 1064-1069.

322. Alexander Wei Yin, Liang Guang, Ethiopia Nigussie, Pasi Liljeberg, Jouni Isoaho, Hannu Tenhunen. "Architectural Exploration of Per-Core DVFS for Energy-Constrained On-Chip Networks". DSD 2009: 141-146. 323. Masoumeh Ebrahimi, Masoud Daneshtalab, Pasi Liljeberg, Hannu Tenhunen. "An Adaptive Unicast/Multicast Routing Algorithm for MPSoCs". DSD 2009: 203-206.

324. A. Y. Weldezion, R. Weerasekera, D. Pamunuwa ,L. Zheng and H. Tenhunen, "Bandwidth Optimization for Through Silicon Via(TSV) bundles in 3D Integrated Circuits", 3D Integration Workshop, The Design, Automation, and Test in Europe (DATE) conference, Nice France, April 2009.

325. Alexander Wei Yin, Thomas Canhao Xu, Pasi Liljeberg, Hannu Tenhunen. "Explorations of Honeycomb Topologies for Network-on-Chip". NPC 2009: 73-79.

326. Waqar Ahmad, Li-Rong Zheng, Roshan Weerasekera, Qiang Chen, Awet Yemane Weldezion, Hannu Tenhunen, "Power Integrity Optimization of 3D Chips Stacked Through TSVs," in Proceedings of the Topical Meeting on Electrical Performance of Electronic Packaging and Systems, October, 2009, pp. 105-108.

- 327. M. Grange, R. Weerasekera, D. Pamunuwa, H. Tenhunen, and L-R. Zheng, "Physical Mapping and Performance Study of a Multi-Clock 3-Dimensional Network-on-Chip Mesh", in Proc. IEEE International Conference on 3D System Integration (3D IC), 2009, San Francico, USA, 2009.
- R. Weerasekera, M. Grange, D. Pamunuwa, H. Tenhunen, and L-R. Zheng, "Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuit", in Proc. IEEE International Conference on 3D System Integration (3D IC), 2009, San Francico, USA, 2009.
- 329. Waqar Ahamd, Qiang Chen, Roshan Weerasekera, Hannu Tenhunen, Li-Rong Zheng, "Power Integrity Issues in 3-D Integrated Chips Using TSVs (Through Silicon Vias)", 3D Integration Workshop, The Design, Automation, and Test in Europe (DATE) conference, 2009.
- 330. A.Y. Weldezion, Z. Lu, R. Weerasekera, and H. Tenhunen, "3-D Memory Organization and Performance Analysis for Multi-processor Network-On-Chip Architecture". In Proc. IEEE International Conference on 3D System Integration (3DIC 2009), San Francico USA, September 2009.
- 331. Roshan Weerasekera, Dinesh Pamunuwa, Matt Grange, Hannu Tenhunen, and Li-Rong Zheng, "Closed-Form Equations for Through-Silicon Via (TSV) Parasitics in 3-D Integrated Circuits (ICs)", 3D Integration Workshop, The Design, Automation, and Test in Europe (DATE) conference, 2009.
- Matt Grange, Roshan Weerasekera, Dinesh Pamunuwa, and Hannu Tenhunen "Examination of Delay and Signal Integrity Metrics in Through Silicon Vias", 3D Integration Workshop, The Design, Automation, and Test in Europe (DATE) conference, 2009.

333. Liang Guang, Alexander Wei Yin, Pekka Rantala, Ethiopia Nigussie, Pasi Liljeberg, Jouni Isoaho, Hannu Tenhunen: Hierarchical Power Monitoring for Onchip Networks, In PDP2009 Confrence

- 334. Alexander Wei Yin, Liang Guang, Pasi Liljeberg, Pekka Rantala, Ethiopia Nigussie, Jouni Isoaho, Hannu Tenhunen: Hierarchical Agent Based NoC with Dynamic Online Services, accepted to IEEE Conference on Industrial Electronics and Applications, (ICIEA09), May 2009
- 335. Thomas Canhao Xu, Alexander Wei Yin, Pasi Liljeberg and Hannu Tenhunen. A Study in 3D Network-on-Chip Design for Data Parallel H.264 Coding, number. In proceeding of the 27th IEEE Norchip Conference, Nov 2009.

336. Alexander Wei Yin, Liang Guang, Pasi Liljeberg, Pekka Rantala, Ethiopia Nigussie, Jouni Isoaho and Hannu Tenhunen. Hierarchical Agent Based NoC with Dynamic Online Services. In The 4th IEEE Conference on Industrial Electronics and Applications (ICIEA 2009), May 2009. 337. Liang Guang, Juha Plosila, Jouni Isoaho and Hannu Tenhunen. Hierarchical Agent Monitoring Services on Reconfigurable NoC Platform: A Formal Approach. In Workshop Digest of DSNOC 09 (Diagnostic Services in Network-on-Chips), May 2009.

- 338. Liang Guang, Pasi Liljeberg, Ethiopia Nigussie, Hannu Tenhunen; A Review of Dynamic Power Management Methods in NoC under Emerging Design Considerations, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 339. Rajeev Kumar Kanth, Alok Kumar Singhal, Pasi Liljeberg, Hannu Tenhunen; Analysis, Design and Development of Novel, Low Profile Microstrip Antenna for Satellite Navigation, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 340. M. Ebrahimi, M. Daneshtalab, M. Nieshaburi, S. Mohammadi, A. Afsali-Kusha, J. Plosila, H. Tenhunen; An Efficient Dynamic Multicast Routing protocol for Distributing traffic in NoC, in Proc. of DATE Conference, April 2009
- 341. Masoud Daneshtalab, Masoumeh Ebrahimi, Sreejesh S Nair, Pasi Liljeberg and Hannu Tenhunen; Efficient Network Interface Architectures for Networkon-Chips, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 342. Khalid latif, Tiberie Seceleanu, Hannu Tenhunen; Multicast Protocol for Segbus Platform, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 343. Khalid Latif, Tiberiu Seceleanu, Hannu Tenhunen; Application Specific IP Placement for On-chip Distributed Architectures, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 344. Cheng Tao, Esa Tjukanov, Hannu Tenhunen; Impact of Circuit Non-Idealities on Wireless Interconnect based on OOK Modulated RF Transceiver, in Proc. of 27th IEEE NORCHIP Conference, Trondheim, Novemeber 2009
- 345. Liang Guang, Ethiopia Nigussie, Hannu Tenhunen; System-Level Exploration of Run-Time Clusterization for Energy-Efficient On-Chip Communication, in Proc. of IEEE NoCArc09 Conference, December 2009, new York, USA.
- 346. Thomas Canhao Xu, Alexander Wei Yin, Pasi Liljeberg and Hannu Tenhunen. Operating System Processor Scheduler Design for Future Chip Multiprocessor, number. In proceeding of the 23rd International Conference on Architecture of Computing Systems (ARCS 2010), Dec 2009.
- 347. Liang Guang, Ethiopia Nigussie and Hannu Tenhunen. System-Level Exploration of Run-Time Clusterization for Energy-Efficient on-Chip Communication. In Proc. of 2nd international workshop on Network-on-chip architectures, NoCArc09. New York, USA, Dec 2009
- 348. M. Baghaei-Nejad, D. S. Mendoza, Z. Zou, S. Radiom, G. Gielen, L.-R. Zheng and H. Tenhunen, "A Remote-Powered RFID Tag with 10Mb/s UWB Uplink and -18.5dBm-Sensitivity UHF Downlink in 0.18m CMOS", IEEE International Solid-State Circuit Conference (ISSCC), 2009, February 2009
- 349. Elena Dubrova, Maxim Teslenko, Hannu Tenhunen. "On Analysis and Synthesis of (n, k)-Non-Linear Feedback Shift Registers". DATE 2008: 1286-1291.
- Dragos Truscan, Tiberiu Seceleanu, Johan Lilius, Hannu Tenhunen. "A Model-Based Design Process for the SegBus Distributed Architecture". ECBS 2008: 307-316.
- 351. Khalid Latif, Moazzam Fareed Niazi, Hannu Tenhunen, Tiberiu Seceleanu, Sakir Sezer. "Application development flow for on-chip distributed architectures". SoCC 2008: 163-168.
- 352. Sampo Tuuna, Jouni Isoaho, Hannu Tenhunen. "Analysis of Delay Variation in Encoded On-Chip Bus Signaling under Process Variation". VLSI Design 2008: 228-234.

353. D. Truscan, T. Seceleanu, J. Lilius and H. Tenhunen. A Model-Based Design Process for the SegBus Distributed Architecture. In Proceedings of 15th Annual IEEE International Conference and Workshop on the Engineering of Computer Based Systems (ecbs 2008), Apr. 2008.

354. P. Rantala, J. Isoaho, G. Liang and H. Tenhunen. Agent-Monitored Fault-Tolerant Network-on-Chips: Concept, Hierarchy, and Case Study with FFT Application. In DAC08 Workshop Digest in Diagnostic Services in Network-on-Chips, Apr 2008.

355. L. Guang, P. Rantala, E. Nigussie, J. Isoaho and H. Tenhunen. Lowlatency and Energy-efficient Monitoring Interconnect for Hierarchical-agent-monitored NoCs, In Proc. of IEEE NORCHIP, Nov. 2008.

356. C. Tao, T. Peltonen, E. Tjukanoff and H. Tenhunen, "RF Transceiver Circuit Technology Based Wireless Interconnects for Inter- and Intra-Chip Communication System", Electronic Packaging Technology Conference (EPTC), 2008.

357. A. Wei Yin, P. Liljeberg, Z. Lu and H. Tenhunen."Monitoring Agent Based Autonomous Reconfigurable Network-on-Chip". 2nd Workshop on Diagnostic Services in Network-on-Chips (DSNoC), in conjunction with Design Automation Conference (DAC'08), 2008.

358. A. W. Yin, L. Guang, P. Liljeberg, P. Rantala, E. Nigussie, J. Isoaho and H. Tenhunen. "Hierarchical Agent Architecture for Scalable NoC Design with Online Monitoring Services". In Proc. Of MICRO 41, 2008.

359. A. W. Yin, L. Guang, P. Rantala, P. Liljeberg, J. Isoaho and H. Tenhunen. "Hierarchical Agent Monitoring NoCs: A Design Methodology with Scalability and Variability". In Proc. of IEEE NORCHIP, Nov. 2008.

- 360. G. Yang, J. Chen, Y. Cao, H. Tenhunen and L- R. Zheng, "A Novel Wearable ECG Monitoring System Based on Active-Cable and Intelligent Electrodes", in IEEE Proc. of 10th International Conference on e-Health Networking, Applications and Services (HealthCom2008), 2008.
- 361. G. Yang, Y. Cao, J. Chen, T. Hannu and L- R. Zheng, "An Activecable Connected ECG Monitoring System for Ubiquitous Healthcare", in IEEE Proc. of 3rd International Conference on Convergence and hybrid Information Technology (ICCIT08), Nov 2008.
- 362. P. Wang, H. Tenhunen, D. Zhou and L.-R. Zheng, "PERPerformance Enhancement through Antenna and Transceiver Co-Design for Multi-band OFDM UWB Communication", In proc. IEEE International Symposium on System-on-Chip, Nov. 2008.
- 363. P. Wang, F. Jonsson, H. Tenhunen, D. Zhou and L.-R. Zheng, "Low Noise Amplifier Architecture Analysis for OFDM-UWB System in 0.18μm CMOS", In Proc. Of Norchip, Nov. 2008.
- 364. M. Baghaei-Nejad, H. Tenhunen and L.-R. Zheng. "System-on-Flexible-Substrates: Electronics for Future Smart-Intelligent World Novel Passive UWB Tag", 4th ROND Conference, Apr 2008.
- 365. B. Shao, R. Weerasekera, L.-R. Zheng, R. Liu, W. Zapka and P.r Lindberg.. "High Frequency Characterization of Inkjet Printed CoplanarWaveguides," Signal Propagation on Interconnects, 2008. SPI 2008. 12th IEEE Workshop on, vol., no., pp.1-4, 12-15 May 2008.
- 366. Pekka Rantala, Jouni Isoaho, Liang Guang and Hannu Tenhunen. Agent-Monitored Fault-Tolerant Network-on-Chips: Concept, Hierarchy, and Case Study with FFT Application. In DAC08 Workshop Digest in Diagnostic Services in Network-on-Chips, Apr 2008.
- 367. Sampo Tuuna, Ethiopia Nigussie, Jouni Isoaho and Hannu Tenhunen. Analysis of Delay Variation in Encoded On-Chip Bus Signaling under Process Variation. In Proceedings of the 21st IEEE International Conference on VLSI Design, Jan 2008.

368. Alexander Wei Yin, Liang Guang, Pasi Liljeberg, Pekka Rantala, Ethiopia Nigussie, Jouni Isoaho and Hannu Tenhunen. Hierarchical Agent Architecture for Scalable NoC Design with Online Monitoring Services. In Proceedings of MICRO 41, 2008.

369. Alexander Wei Yin, Liang Guang, Pekka Rantala, Pasi Liljeberg, Jouni Isoaho and Hannu Tenhunen. Hierarchical Agent Monitoring NoCs: A Design Methodology with Scalability and Variability. In NorChip Conference Proceedings, Nov 2008.

370. Liang Guang, Pekka Rantala, Ethiopia Nigussie, Jouni Isoaho and Hannu Tenhunen. Low-latency and Energy-efficient Monitoring Interconnect for Hierarchical-agent-monitored NoCs. In NorChip Conference Proceedings, Nov 2008.

371. Sampo Tuuna, Li-Rong Zheng, Jouni Isoaho and Hannu Tenhunen. Modeling of On-Chip Bus Switching Current and Its Impact on Noise in Power Supply Grid. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 16(6):766-770, Jun 2008.

372. Alexander Wei Yin, Pasi Liljeberg, Zhonghai Lu and Hannu Tenhunen. Monitoring Agent Based Autonomous Reconfigurable Network-on-Chip. In DAC08 Workshop Digest in Diagnostic Services in Network-on-Chips, Jun 2008.

373. K. Latif, M. Niazzi, T. Seceleanu, H. Tenhunen and S. Sezer. Application Development Flow for On-Chip Distributed Architectures. In Proc. of the IEEE International SOCConference (SOCC), Sep. 2008.

374. Li-Rong Zheng, Majid Baghaei Nejad, Zhuo Zou, David Sarmiento Mendoza, Zhi Zhang, Hannu Tenhunen, Future RFID and wireless sensors for ubiquitous intelligence, International Norchip Conference, 1-4, IEEE, 2008.

375. Yuechao Niu, Majid Baghaei Nejad, Hannu Tenhunen, Li-Rong Zheng."Design of a Digital Baseband Processor for UWB Transceiver on RFID Tag". AINA Workshops (2) 2007: 358-361.

376. Dragos Truscan, Tiberiu Seceleanu, Hannu Tenhunen, Johan Lilius. "Towards a Design Methodology for Multiprocessor Platforms" COMPSAC (1) 2007: 575-578.

377. Pekka Rantala, Jouni Isoaho, Hannu Tenhunen. "Novel Agent-Based Management for Fault-Tolerance in Network-on-Chip". DSD 2007: 551-555.

378. Pekka Rantala, Jouni Isoaho, Hannu Tenhunen. "Agent-Based Reconfigurability for Fault-Tolerance in Network-on-Chip". ERSA 2007: 207-210.

379. Majid Baghaei Nejad, Zhuo Zou, Hannu Tenhunen, Li-Rong Zheng. "A Novel Passive Tag with Asymmetric Wireless Link for RFID and WSN Applications". ISCAS 2007: 1593-1596

380. E. Dubrova, M. Teslenko, and H. Tenhunen, "A computational model based on random Boolean networks," in Proceedings of BIONETICS'2007, (Budapest, Hungary), December 2007.

381. M. Teslenko, E. Dubrova, and H. Tenhunen, "FIREwork: Redundancy identification and removal for large combinational circuits," in Proceedings of International Workshop on Logic Synthesis, IEEE, June 2007.

382. RoshanWeerasekera, Li-Rong Zheng, Dinesh Pamunuwa, and Hannu Tenhunen, "Extending Systems-on-Chip to the Third Dimension: Performance, Cost and Technological Tradeoffs", in Proceedings of the IEEE/ACM international conference on Computer-aided design, IEEE Press, November, 2007, pp. 212-219.

383. Roshan Weerasekera, Li-Rong Zheng, Dinesh Pamunuwa, and Hannu Tenhunen, "Early selection of system implementation choice among SoC, SoP and 3-D Integration", IEEE International System-on-Chip Conference,September, 2007, pp.187-190.

384. Roshan Weerasekera, Dinesh Pamunuwa, Li-Rong Zheng and Hannu Tenhunen, "Delay-Balanced Smart-Repeaters for on-chip Global Signaling", vlsid, pp. 308-313, 20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07), 2007.

385. M. Baghaei Nejad, H. Tenhunen, and L.-R. Zheng, "Power Management and Clock Generator for a Novel Passive UWB Tag," in International Symposium on System-on-Chip, 2007, pp. 82-85.

386. S. M. David, M. Baghaei-Nejad, H. Tenhunen, and L.-R. Zheng, "Low Power Tunable CMOS I-UWB Transmitter Design," in IEEE 2007 Norchip, 19-20 November 2007.

387. Y. Niu, M. B. Nejad, H. Tenhunen, and L.-R. Zheng, "Design of a Digital Baseband Processor for UWB Transceiver on RFID Tag," in Advanced Information Networking and Applications Workshops, 2007, AINAW '07. 21st International Conference on, 2007, pp. 358-361.

388. Z. Zou, M. Baghaei-Nejad, H. Tenhunen, L.-R. Zheng. "Baseband Design for Passive Semi-UWB Wireless Sensor and Identification Systems", IEEE International SoC Conference SoCC'07, Sep. 2007.

389. M. Baghaei-Nejad, Z. Zou, D. S. Mendoza, H. Tenhunen, L.-R. Zheng. "Enabling Ubiquitous Wireless Sensing by a Novel RFID-Based UWB Module", First International EURASIP Workshop on RFID Technology, Sep. 24-25, 2007.

390. Roshan Weerasekera, Abraham Tareke Woldegiorgis, Botao Shao, Saul Rodriguez Duenas,Li-Rong Zheng, Peter Lindberg, Werner Zapka and Hannu Tenhunen, "Electrical Characterization of Ink-Jet Printed Interconnects on Plastic for Low-Cost RFID" Accepted for the publication in ICIIS2007, 2007.

391. E. Dubrova, H. Tenhunen, A Dynamic Network Model for Nanoscale Systems, European NanoSystems'2007, December 3-4, 2007.

392. Adam Strak and Hannu Tenhunen, "Analysis of Timing Jitter in Inverters Induced by Power-Supply Noise", in proceedings of the IEEE International Conference on Design & Test of Integrated Systems in Nanoscale Technology (DTIS), pp. 53 - 56, Tunis, Tunisia, September 2006.

393. Adam Strak and Hannu Tenhunen, "Investigation of Timing Jitter in NAND and NOR Gates Induced by Power-Supply Noise", in proceedings of the IEEE International Conference on Electronics, Circuits and Systems (ICECS), pp. 1160 - 1163, Nice, France, December 2006.

394. Adam Strak and Hannu Tenhunen, "Power-Supply Noise Attributed Timing Jitter in Nonoverlapping Clock Generation Circuits", in proceedings of the 5th IEEE Dallas Circuits and Systems Workshop (DCAS), pp. 43-46, Dallas, Texas, October 2006.

395. M. Teslenko, E. Dubrova, and H. Tenhunen, "An efficient algorithm for computing common double-vertex dominators," in Proceedings of the International Symposium on Applied Computing (IADIS'2006), pp. 34–42, 2006.

396. Jian Liu, Roshan Weerasekera, Li-Rong Zheng and Hannu Tenhunen, "Exploration of Autonomous Error-Tolerant (AET) Celluar Networks in System-on-a Package (SoP) for Future Nanoscale Electronic Systems", ICIIS2206, Peradeniya, Sri Lanka.

397. Roshan Weerasekera, Dinesh Pamunuwa, Li-Rong Zheng and Hannu Tenhunen, "Minimum-Power, Delay-Balanced Drivers for interconnects in the Nanometer Regime", SLIP'06: Proceedings of the international workshop on Systemlevel interconnect prediction, March 4-5, German, Pages 113-120.

398. Tiberiu Seceleanu, Axel Jantsch and Hannu Tenhunen. On-Chip Distributed Architectures. In The IEEE International Symposium on System-on-Chip (SOC 2006), Sep 2006.

399. M. Baghaei Nejad, H. Tenhunen, and L.-R. Zheng, "Chip-Package and Antenna Co-Design of a Tunable UWB Transmitter in System-on-Package with On-Chip versus Off-Chip Passives," in Electronics System integration Technology Conference, 2006. 1st, 2006, pp. 291-298.

400. Z. Li-Rong, M. B. Nejad, S. Rodriguez, Z. Lu, C. Cairong, and H. Tenhunen, "System-on-flexible-substrates: electronics for future smart-intelligent world," in High Density Microsystem Design and Packaging and Component Failure Analysis, 2006. HDP'06. Conference on, 2006, pp. 29-36.

401. Z. Li-Rong, D. Xinzhong, B. N. Majid, R. Saul, M. Ismail, and T. Hannu, "On-Chip versus Off-Chip Passives in Radio and Mixed-Signal System-on-Package Design," in Electronics System integration Technology Conference, 2006. 1st, 2006, pp. 221-232.

402. Majid Baghaei Nejad, Cairong Chen, Hannu Tenhunen, and Li-Rong Zheng. An innovative semi-uwb passive transponder for wireless sensor and rfid applications. In International Conference on Industrial and Information Systems (ICIIS), August 2006.

403. E. Dubrova and H. Tenhunen. A computation scheme based on kauffman networks. In International Symposium on Applied Computing (IADIS'2006), February 2006.

404. Yasar Amin, Hannu Tenhunen, and Li-Rong Zheng. Blueprint and integration of vastly efficient 802.11a wlan front-end. WSEAS Transactions of Electronics, 3(4):258, 2006.

405. E. Dubrova, H. Tenhunen, A Computational Scheme Based on Random Boolean Networks on the Critical Line, Proceedings of International Symposium on Applied Computing (IADIS'2006), February 25-28, 2006, pp. 273-281.

406. T.Seceleanu, H. Tenhunen et.al. Multicore Processing and ARTEMIS. IST 2006 Conference.

407. Ana Rusu, Alexei Borodenkov, Mohammed Ismail, and Hannu Tenhunen. A triple-mode sigma-delta modulator for multi-standard wireless radio receivers. Journal of Analog Circuits and Signal Processing Kluwer Academic Publishers, Issue 2, pp. 113-124, 2006.

408. Elena Dubrova, Maxim Teslenko, Hannu Tenhunen. "Computing attractors in dynamic networks". IADIS AC 2005: 535-542.

409. Meigen Shen, Li-Rong Zheng, Esa Tjukanoff, Jouni Isoaho, Hannu Tenhunen. "Case study of interconnect analysis for standing wave oscillator design". ISCAS (1) 2005: 456-459.

410. Xinzhong Duo, Li-Rong Zheng, Mohammed Ismail, Hannu Tenhunen. "A concurrent multi-band LNA for multi-standard radios". ISCAS (4) 2005: 3982-3985.

411. Meigen Shen, Li-Rong Zheng, Esa Tjukanoff, Jouni Isoaho, Hannu Tenhunen. "Concurrent Chip Package Design for Global Clock Distribution Network Using Standing Wave Approach". ISQED 2005: 573-578.

412. Ana Rusu, Mohammed Ismail, Hannu Tenhunen. "A Modified Cascaded Sigma-Delta Modulator with Improved Linearity". ISVLSI 2005: 77-82.

413. X.Duo, L.-R.Zheng, M.Ismail, H.Tenhunen, "A Concurrent Multi-Band LNA for Multi-Standard Radios," 2005 IEEE International Symposium on Circuits and Systems, pp.3982-3985, May.2005.

414. X. Duo, M. Shen, L.-R. Zheng, M. Ismail and H. Tenhunen. "A Self-Powered CMOS UWB Transponder for Passive RFID Systems". Swedish System-on-Chip Conference 2005, Sweden, Apr.18-19, 2005.

415. X.Duo, L.-R. Zheng, M. Ismail, H. Tenhunen "Broadband CMOS LNAs for IR-UWB Receiver," Proc. IEEE 23th Norchip Conference, Oulu, Finland, Nov. 2005.

416. M. Teslenko, E. Dubrova, and H. Tenhunen, "Computing a perfect input assignment for probabilistic verification," in Proceedings of VLSI Circuits and Systems II, vol. 5837, pp. 929–936, June 2005. 417. Roshan Weerasekera, Li-Rong Zheng, Dinesh Pamunuwa and Hannu Tenhunen, "Switching sensitive interconnect Driver to Combat Dynamic Delay in on-Chip Buses" 15th International Workshop, PATMOS 2005, Leuven, Belgium, September 20-23, 2005.

- 418. Roshan Weerasekera, Jian Liu, Li-Rong Zheng and Hannu Tenhunen, "A Nanocore/CMOS Hybrid System-on-Package (SoP) Architecture for Future Nanoelectronic Systems," High Density Microsystem Design and Packaging and Component Failure Analysis, 2005 Conference on , vol., no.pp.1-4, June 2005.
- 419. Teemu Peltonen, Meigen Shen, Tero Koivisto, Xinzhong Duo, Esa Tjukanoff, Li-Rong Zheng and Hannu Tenhunen. A 0.18um CMOS Ultra Wideband Low-Noise Amplifier with High IIP3. In The 7th IEEE CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, Jun 2005.
- 420. Meigen Shen, Li-Rong Zheng, Esa Tjukanoff, Jouni Isoaho and Hannu Tenhunen. Concurrent Chip-Package Design for 10 GHz Global Clock Distribution. In The 55th Electronic Components and Technology Conference (ECTC-05), Jun 2005.
- 421. Jouni Isoaho, Pekka Rantala, Tero Nurmi and Hannu Tenhunen. New Course on Computational Platforms towards Nano-Scale Systems. In Proceedings of the 23rd IEEE Norchip Conference (NORCHIP-05), Aug 2005.
- 422. Meigen Shen, Tero Koivisto, Teemu Peltonen, Esa Tjukanoff, Li-Rong Zheng and Hannu Tenhunen. UWB Radio Module Design for Wireless Intelligent Systems - from Specifications to Implementation. In The 7th IEEE CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis (HDP-05), Jun 2005.
- 423. Meigen Shen, Tero Koivisto, Teemu Peltonen, Esa Tjukanoff, Li-Rong Zheng and Hannu Tenhunen. UWB Radio Module Design for Wireless Sensor Networks. In Proceedings of the 23rd IEEE Norchip Conference (NORCHIP-05), Nov 2005.
- 424. Meigen Shen, Tero Koivisto, Teemu Peltonen, Esa Tjukanoff, Li-Rong Zheng and Hannu Tenhunen. UWB Tranceiver Circuits Design for WPAN Applications. In International Symposium on Signals, Circuits & Systems (ISSCS-05), Jul 2005.
- 425. P. Farm, E. Dubrova, and H. Tenhunen. Logic optimization technique for molecular nanoelectronics. In Proceedings of SPIE Nanotechnology II), pages 95-104, June 2005.
- 426. Li-Rong Zheng, Meigen Shen, Xinzhong Duo, and H. Tenhunen. System-on-chip versus system-on-package solutions. In Proc. of IEEE 55th Electronic Component and Technology Conference, Florida, USA, May 2005.
- 427. Ana Rusu, Babita Roslind, M. Ismail, and H. Tenhunen.Linearity enhancement in a configurable sigma-delta modulator. In IEEE NEWCAS 2005, pages 25-28, Quebec, Canada, June 2005.
- 428. Ana Rusu, Delia Rodriguez de Llera Gonzales, M. Ismail, and H. Tenhunen. The design of a low-distortion sigma-delta ADC for wlan standards. In IEEE ISSCS 2005, pages 511-514, Iasi, Romania, July 2005.
- 429. Jian Liu, Roshan Weerasekera, Li-Rong Zheng, and Hannu Tenhunen. Nano scale autonomous error-tolerant (aet) cellular network. In Technical Proceedings of the 2005 Nanotechnology Conference and Trade Show, Nanotech 2005, pages 748-751, California, USA, 2005.
- 430. Jian Liu, Roshan Weerasekera, Li-Rong Zheng, and Hannu Tenhunen. Nanocore/cmos hybrid system-on-package (sop) architecture for autonomous error-tolerant (aet) cellular array network. In 5th IEEE Conference on Nanotechnology, Nagoya, Japan, 2005.
- 431. Meigen Shen, L.-R Zheng, and H. Tenhunen. Concurrent chip package design for global clock network using standing wave approach. In Proc. of the 5th International Symposium on Quality Electronic Design (ISQED 2005), San Jose, USA, March 22-24 2005.

432. Jouni Isoaho, Pekka Rantala, Tero Nurmi and Hannu Tenhunen. New Course on Computational Platforms towards Nano-Scale Systems. In Proceedings of the 23rd Norchip Conference (NORCHIP-05), Aug 2005

- 433. Meigen Shen, L.-R. Zheng, and H. Tenhunen. Predictable interconnect design for high speed circuits. In Proc. of the 2005 IEEE International Symposium on Circuits and Systems (ISCAS 2005), Kobe, Japan, May 23-26 2005.
- 434. Meigen Shen, L.-R. Zheng, and H. Tenhunen. Concurrent chip package design for 10 GHz global clock distribution. In Proc. of the 2005 IEEE Electronic Components and Technology Conference (ECTC 05), Lake Buena Vista, USA, May 31-June 3 2005.
- 435. Andreas Gothenberg, Hannu Tenhunen. "Performance analysis of sampling switches in voltage and frequency domains using Volterra series". ISCAS (1) 2004: 765-768.
- 436. Xinzhong Duo, Li-Rong Zheng, Hannu Tenhunen. "RF robustness enhancement through statistical analysis of chip package co-design". ISCAS (1) 2004: 988-991.
- 437. Meigen Shen, Li-Rong Zheng, Hannu Tenhunen. "Robustness Enhancement through Chip-Package Co-Design for High-Speed Electronics". ISQED 2004: 184-189.
- 438. Ana Rusu, Alexei Borodenkov, Mohammed Ismail, Hannu Tenhunen. "Design of a Power/Performance Efficient Single-Loop Sigma-Delta Modulator for Wireless Receivers". PATMOS 2004: 564-573.
- 439. X.Duo, L.-R.Zheng, M.Ismail, H.Tenhunen, "Analysis of Lossy Packaging Parasitics for Common Emitter LNA in System-on-Package," 13th Topical Meeting on Electrical Performance of Electronic Packaging, pp.75-78, Portland, USA, Oct.2004.
- 440. X.Duo, T.Torikka, L.-R.Zheng, M.Ismail, H.Tenhunen, "On-Chip versus Off-Chip Passives in Multi-Band Radio Design," IEEE Proc. 30th European Solid State Circuits Conference, pp.327-330, Leuven, Belgium, Sep.2004.
- 441. T. Torrika, X. Duo, L.-R. Zheng, E.Tjukanoff, H. Tenhunen, "Chip-Package Co-Design of a Concurrent LNA in System-on-Package for Multi-Band Radio Applications," Proc. 54th Electronic Components and Technology Conference, pp.1687-1692, Las Vegas, USA, Jun.2004.
- 442. X. Duo, T. Torikka, L.-R. Zheng, M. Ismail and H. Tenhunen, "On-Chip versus Off-Chip Passives in Multi-Band Radio Design," Swedish System-on-Chip Conference 2004, Båstad, Sweden, Apr.13-14, 2004.
- 443. X.Duo, L.-R.Zheng, M.Ismail, H.Tenhunen, "A DC-13GHz LNA for UWB RFID Application," Proc. IEEE 22th Norchip Conference, pp.241-244, Olso, Norway, Nov.2004
- 444. Adam Strak and Hannu Tenhunen. "Suppression of Jitter Effects in A/D Converters through Sigma-Delta Sampling". in proceedings of the IEEE Computer Society Annual Symposium on VLSI (ISVLSI), pp. 121 - 126, Lafayette, Louisiana, February 2004.
- 445. Steffen Albrecht, Adam Strak, Yasuaki Sumi, and Mohammed Ismail. "Frequency Detector Analysis for a Wireless LAN Frequency Synthesizer". In proceedings of the IEEJ International Analog VLSI Workshop (AVLSIW), pp. 106 - 110, Macao, China, October 2004.
- 446. Roshan Weerasekera, Li-Rong Zheng, Dinesh Pamunuwa, Hannu Tenhunen, "Crosstalk Immune Interconnect Driver Design" System-on-Chip, 2004. Proceedings. 2004 International Symposium on 16-18 Nov. 2004 Page(s):139 – 142.
- 447. Ingo Sander, Axel Jantsch, and Hannu Tenhunen. "The platform as interface in a SoC design curriculum". In Proceedings of the 5t European Worksop on Microelectronics Education, April 2004.

448. Xinzhong Duo, Tommi Torikka, Li-Rong Zheng, Mohammed Ismail, Hannu Tenhunen and Esa Tjukanoff. A DC-13 GHz LNA for UWB RFID Applications. In The 22nd IEEE NORCHIP Conference, Oslo Norway, Nov 2004.

- 449. Tommi Torikka, Xinzhong Duo, Li-Rong Zheng, Esa Tjukanoff and Hannu Tenhunen. Chip-Package Co-Design of a Concurrent LNA in System-on-Package for Multi-Band Radio Applications. In The Electronic Components and Technology Conference (54th ECTC-2004), Jul 2004.
- 450. Li Li and H.Tenhunen. High-linearity SiGe mixer ICs for 5-6GHz wireless applications. In IEEE International Midwest Symposium on Circuits and Systems (MWSCAS 2004), Japan, July 2004.
- 451. Xinzhong Duo, L.R. Zheng, M. Ismail, and H. Tenhunen. On-chip versus off-chip passives analysis in radio and mixed-signal system-on-package design. In Proc. 6th CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, Shanghai, China, Jun 2004.
- 452. Li Li and H.Tenhunen. High-linearity SiGe 5-6GHz micromixer IC. In IEEE International Workshop on Wireless Circuits and Systems (WoWCAS) 2004, Vancouver, Canada, May 2004.
- 453. Ana Rusu, B.Roslind Jose, M. Ismail, and H. Tenhunen. A dual-band sigma-delta modulator for gsm/wcdma receivers. In Proceedings of International Conference on Design of Circuits and Integrated Systems DCIS 2004, pages 673-676, Bordeaux, November 2004.
- 454. Xinzhong Duo, L.R. Zheng, M. Ismail, and H. Tenhunen. A dc-13GHz Ina for uwb rfid application. In Proc. IEEE Norchip 2004, Olso, Norway, Nov 8-9 2004.
- 455. Jian Liu, L.-R Zheng, and H. Tenhunen. A circuit-switched network architecture for network-on-chip. In Proc. of IEEE International SOC Conference (SoCC 2004), pages 55-58, Santa Clara, California, USA, Sep 12-15 2004.
- 456. Jian Liu, L.-R Zheng, and H. Tenhunen. Global routing for multicastsupporting tdm network-on-chip. In Proc. of the International Symposium on System-on-Chip (SoC 2004), Tampere, Finland, Nov 16-18 2004.
- 457. Meigen Shen, Jian Liu, L.-R Zheng, and H. Tenhunen. Chip-package co-design for high performance and reliability off-chip communications. In Proc. of the 6th IEEE CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis (HDP'04), pages 31-36, Shanghai, China, June 30 - July 3 2004.
- 458. Meigen Shen, L.-R Zheng, and H. Tenhunen. Cost-performance driven mixed-signal system partitioning: A case study on sdh/sonet oan interface. In Proc. of the 6th IEEE CPMT Conference on High Density Microsystem Design and Packaging and Component Failure Analysis (HDP'04), pages 37-41, Shanghai, China, June 30 - July 3 2004.
- 459. H. Tenhunen, Introduction to Electrical Issues in SoC and SoP,invited tutorial at SoC'04 Symposium, Smolenice Castle, Slovakia, September 2004
- 460. D. Pamunuwa, J. Öberg, L. R. Zheng, M. Millberg, A. Jantsch, and H. Tenhunen. Layout, performance and power trade-offs in mesh-based network-on-chip architectures. In Proc. of the 2003 IFIP International Conference on Very Large Scale Integration (VLSI-SOC 03) (in press), Darsmstadt, Germany, Dec 2003.
- 461. Steffen Albrecht, Yasuaki Sumi, Mohammed Ismail, and Hannu Tenhunen. A frequency synthesizer architecture using frequency difference detection. In Midwest Symposium on Circuits and Systems, MWSCAS, Cairo, Egypt, December 2003.
  462 Yutai Ma, Avel Jantash, and Hanny Tanhunan A, group of subword
- 462. Yutai Ma, Axel Jantsch, and Hannu Tenhunen. A group of subword instructions and design issues for network processing risc cores. In Proc. of IEEE NORCHIP, Riga, Latvia, November 2003.

463. D. Pamunuwa, S. Elassaad, and H. Tenhunen. Analytic modeling of interconnects for deep sub-micron circuits. In Proc. of the 2003 International Conference on Computer-Aided Design (ICCAD 03) (in press), San Jose, USA, Nov 2003.

464. Steffen Albrecht and Hannu Tenhunen. A Frequency Synthesizer Architecture for RF applications. In Proceedings of Norchip Conference, Riga, Latvia, November 2003.

465. Li Li, Zh.-Y.Li, L.Luo, and H.Tenhunen. The logic representation of analog circuits for noise-avoid mixed-signal SoC verification. In First Northeast Workshop on Circuits and Systems(NEWCAS 2003), Montréal, Canada, June 2003.

466. Adam Strak and Hannu Tenhunen. Non-Ideality Analysis of Clock-Jitter Suppressing Sampler for Wideband Sigma-Delta Analog-to-Digital Converters. In Proceedings of the 2003 IEEE Radio Frequency Integrated Circuits Symposium, Philadelphia, Pennsylvania, U.S.A., June 2003.

- 467. [Xinzhong Duo, L.-R. Zheng, H. Tenhunen, Liu Chen, Gang Zou, and Johan Liu. Design and development of thin film and lcp based system on package modules for RF/wireless application. In Proc. Electronics Procduction and Packaging Conference 2003, pages 205-213, Pori, Finland, May 2003.
- 468. Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. Rf robustness enhancement through statistical analysis of chip-package co-design. In Proc. 2004 IEEE Internation Symposium on Circuits and SYstems, pages 988-991, Vancovour, Canada, May 2003.
- 469. P. Farm, E. Dubrova, and H. Tenhunen. Logic optimization and technology mapping for CAEN. In Proceedings of International Nanotechnology Conference, San Francisco, California USA, February 2003.
- 470. J. Mathew, E. Dubrova, and H. Tenhunen. Electronic nanotechnology based on non-binary principles. In Proceedings of International Nanotechnology Conference, San Francisco, California USA, February 2003.
- 471. Steffen Albrecht, Andreas Gothenberg, Yasuaki Sumi, and Hannu Tenhunen. A Study Of Nonlinearities For a Frequency-Locked Loop Principle. In Proceedings of Southwest Symposium on Mixed-Signal Design, pages 71-75, Las Vegas, USA, February 2003.
- 472. Ana Rusu and Hannu Tenhunen. A third-order multibit sigma-delta modulator with feedforward signal path. In Proceedings of IEEE International NEWCAS Workshop 2003, pages 145-148, Montreal, June 2003.
- 473. Ana Rusu and Hannu Tenhunen. A third-order sigma-delta modulator for dual-mode receivers. In Proceedings of the 46th IEEE Midwest Symposium on Circuits and Systems MWSCAS 2003, page 562a, Cairo, December 2003.
- 474. Xinzhong Duo, L.-R. Zheng, H. Tenhunen, Liu Chen, Gang Zou, and Johan Liu. Design and implement of a 5ghz rf receiver front-end in lcp based system-on-package module with embedded chip technology. In Proc. Electrical performance of electronic packaging 2003, pages 55-58, Princeton, USA, Oct 27-29. 2003.
- 475. [Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. Chip-package codesign of common emitter lna in system-on-package with on-chip versus off-chip passive component analysis. In Proc. Electrical performance of electronic packaging 2003, pages 51-54, Princeton, USA, Oct 27-29. 2003.
- 476. Xinzhong Duo, L.-R. Zheng, H. Tenhunen, Liu Chen, Gang Zou, and Johan Liu. chip-package co\_design of 5ghz rf receiver front-end on lcp based sop module. In Proc. IEEE Norchip 2003, Riga, Latvia, Nov. 10-11. 2003.
- 477. Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. On chip/off chip passive component trade off anslysis in lna design. In Proc.IEEE Norchip 2003, Riga, Latvia, Nov 10-11 2003.
- 478. Jian Liu, Meigen Shen, L.-R. Zheng, and H. Tenhunen. System level interconnect design for network-on-chip using inter connect IPs. In 5th International

Workshop on System Level Interconnect Pred iction, pages 117-124, Monterey, CA, April 5-6 2003.

- 479. Jian Liu, Dinesh Pamunuwa, L.-R. Zheng, and H. Tenhunen. A global wire planning scheme for network-on-chip. In 2003 International Symposium on Circuits and Systems (ISCAS), volume 4, pages 892-895, Bangkok, Thailand, May 25-28 2003.
- 480. Jian Liu, L.-R Zheng, and H. Tenhunen. A guaranteed-throughput switch for network-on-chip. In Proc. of the International Symposium on System-on-Chip (SoC 2003), pages 31-34, Tampere, Finland, Nov 19-21 2003.
- 481. Li Li and H.Tenhunen. A monolithic SiGe 5-6GHz downconversion mixer RF IC. In Sophia Antipolis Microelectronics Forum(SAME) 6th Edition, Sophia Antipolic,France, Oct. 2003.
- 482. Li Li, Zh.-Y.Li, and H.Tenhunen. A simple macromodeling approach for analying substrate coupling in an RF mixer IC. In The 5th International Conference on ASIC(ASICON), Beijing, China, Oct. 2003.
- 483. Zh.-Y.Li, L.Luo, Li Li, and H.Tenhunen. The logic representation of analog circuits based on condition parameters. In The 5th International Conference on ASIC(ASICON), Beijing, China, Oct. 2003.
- 484. L.-R. Zheng, Meigen Shen, and H. Tenhunen. System-on-chip or system-on-package:can we make an accurate decision on system implementation in an early design phase? In 2003 Southwest Symposium on Mixed-Signal Design (SSMSD), pages 1-4, Las Vegas, USA, Feb.23-25 2003.
- 485. Wim Michielsen, L.-R. Zheng, and H. Tenhunen. Analysis and design of a double tuned clapp oscillator for multi-band multi-standard radio. In 2003 International Symposium on Circuits and Systems (ISCAS), volume 1, pages 681-684, Bangkok, Thailand, May 25-28 2003.
- 486. Wim Michielsen, L.-R. Zheng, H. Tenhunen, Stephane Pinel, and Joy Laskar. Design considerations for a 2.4ghz differential colpitts oscillator. In IEEE 2003 NORCHIP Conference, Riga, Latvia, Nov.10-11 2003.
- 487. L.-R. Zheng and H. Tenhunen. Chip-package co-design for system-onpackage integration. In Tutorial Workshop of 2003 European Solid-State Circuit Conference, Lisbon, Portugal, Sept.15-19 2003.
- 488. H. Tenhunen and L.-R. Zheng. Soc and sop trends and introduction to interconnect centric design. In Tutorial Workshop of 2003 European Solid-State Circuit Conference, Lisbon, Portugal, Sept.15-19 2003.
- 489. L.-R. Zheng and H. Tenhunen. System-on-chip versus system-onpackage solutions. In First IEEE CPMT Regional Workshop on Microsystem Integration Technology, Shanghai, China, Oct.23-24 2003.
- 490. Meigen Shen, R.Ashraf, L.-R. Zheng, and L H. Tenhunen. Chippackage\_system co-design of an optical access network interface in system-on-pacakge. In Proc. the 4th Electroics Production and Packaging Technology Conference, pages 94-100, Pori, Finland, May 23-25 2003.
- 491. Meigen Shen, L.-R. Zheng, and H. Tenhunen. A case study of cost and performance trade-off analysis for mixed signal integration in system-on-chip. In Proc. of the 2003 IEEE International Symposium on Circuits and Systems (ISCAS 2003), volume 5, pages 585-588, Bangkok, Thailand, May 25-28 2003.
- 492. Meigen Shen, Jian Liu, L.-R. Zheng, and H. Tenhunen. Chip-package co-design for high-speed transmitter in serial links application. In Proc. of Electrical Performance of Electronic Package (EPEP 2003), pages 217-220, Princeton, New Jersey, USA, October 27-29 2003.
- 493. Meigen Shen, L.-R Zheng, and H. Tenhunen. Interconnection-aware transmitter design for high-speed off-chip communications. In Proc. of the 21th IEEE Norchip Conference (NORCHIP 2003), pages 121-124, Riga, Latvia, Nov. 10-11 2003.

494. Tuomas Valtonen, Pekka Rantala, Jouni Isoaho and Hannu Tenhunen. Cell Configuration in the Autonomous Error-Tolerant Cellular Fabric. In Proceedings of the 20th IEEE Nordic Event in ASIC Design (NorChip 2002), Copenhagen, Denmark, November 11–12, 2002., Nov 2002.

- 495. Tuomas Valtonen, Jouni Isoaho and Hannu Tenhunen.Conceived Performance of Re-Configurable IC Architectures. In Proceedings of the 8th Biennial Conference on Electronics and Microsystem Technology (BEC 2002), Tallinn, Estonia, October 6–9, 2002 (invited)., Oct 2002.
- 496. Pasi Liljeberg, Imed Ben Dhaou, Juha Plosila, Jouni Isoaho and Hannu Tenhunen. Interconnect Peak Current Reduction for Wavelet Array Processor Using Self-Timed Signaling. In Proceedings of the International Symposium on Circuit and Systems, ISCAS, May 2002.
- 497. Tuomas Valtonen, Tero Nurmi, Jouni Isoaho and Hannu Tenhunen. Interconnection of Autonomous Error-Tolerant Cells. In Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS 2002), Scottsdale, Arizona, USA, May 26–29, 2002., May 2002.
- 498. Tero Nurmi, Li-Rong Zheng, Axel Jantsch, Tero Säntti, Jouni Isoaho, Jari Nurmi and Hannu Tenhunen. Physical Performance Modeling for Platform-Based SoC Design. In 4th European Workshop on Microelectronics Education (EWME 2002), May 2002.
- 499. Tero Nurmi, Li-Rong Zheng, Tuomas Valtonen and Hannu Tenhunen. Power Management in Autonomous Error-Tolerant Cells. In Proceedings of the 15th Annual IEEE International ASIC/SoC Conference (ASIC/SoC 2002), Rochester, New York, USA, September 25–28, 2002, Sep 2002.
- 500. Tuomas Valtonen, Jouni Isoaho and Hannu Tenhunen. The Case for Fine-Grained Re-Configurable Architectures: An Analysis of Conceived Performance. In Proceedings of the 12th International Conference on Field Programmable Logic and Application (FPL 2002), Montpellier, France, September 2–4, 2002., Sep 2002.
- 501. [Bingxin Li and Hannu Tenhunen. A second order multi-bit sigma delta modulator with single-bit feedback. In Proc. of 2002 IEEE Norchip Conference, pages 241-246, Copenhagen, November 2002.
- 502. Li Li and Hannu Tenhunen. A case study on the effects of substrate noise in RF CMOS MIXERS. In 2002 the 8th Biennial Conference on Electronicsand Microsystem Technology, pages 103-106, October 2002.
- 503. Yasuaki Sumi, Steffen Albrecht, and Hannu Tenhunen. A Sigma-Delta Frequency Synthesizer. In Proceedings of International Conference on Soft Computing and Intelligent Systems (SCIS & ISIS), pages 24P5-5, Tsukuba, Japan, October 2002.
- 504. I. Ben Dhaou and H. Tenhunen. Hiped: a tool for high-level power estimation of digital signal processing algorithms. In Proc. IEEE International Conference on Electronics, Circuits and Systems, ICECS 2002, Dubrovnik, Croatia, September 2002.
- 505. Bingxin Li and Hannu Tenhunen. A second order sigma delta modulator using semi-uniform quantizer with 81db dynamic range at 32x osr. In Proc. of 2002 Europrean Solide States Circuits Conference, Florence, September 2002.
- 506. Li Li and Hannu Tenhunen. Measuring the effects of substrate noise in RF CMOS Mixers. In Proceeding of 2002 IEEJ International Analog VLSI Workshop, pages 144-149, SINGAPORE, September 2002.
- 507. Steffen Albrecht, Yasuaki Sumi, and Hannu Tenhunen. A Frequency Synthesizer Principle with Sigma-Delta Loop Filtering. In Proceedings of IEEJ International Analog VLSI Workshop, pages 150-155, Singapore, September 2002.
- 508. Adam Strak, Andreas Gothenberg, and Hannu Tenhunen. Analysis of Clock Jitter Effects in Wideband Sigma-Delta Modulators for RF-Applications. In

Proceedings of the Int. Conference on Electronics, Circuits and Systems (ICECS), volume 1, pages 339-342, Dubrovnik, Croatia, September 2002.

- 509. [Adam Strak, Andreas Gothenberg, and Hannu Tenhunen. Modified Sampling Structure for Wideband Sigma-Delta Analog-to-Digital Converters. In Proceedings of the IEEJ Int. Analog VLSI Workshop, pages 45-50, Singapore, September 2002.
- 510. Yutai Ma, Axel Jantsch, and Hannu Tenhunen. Two special register addressing modes for internet protocol processing. In Proc. of International Network Conference, Plymouth, United Kingdom, July 2002.
- 511. Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. Electrical performance analysis of RF/HF packaging towards 60GHz applications. In Proc. IEEE Conference on High Density Packaging and Component Failure Analysis, pages 67-72, Shanghai, China, June 2002.
- 512. D. Pamunuwa, L. R. Zheng, and H. Tenhunen. Optimising bandwidth over deep sub-micron interconnect. In Proc. of the 2002 IEEE International Symposium on Circuits and Systems (ISCAS 02), volume 4, pages 193-196, Arizona, USA, May 2002.
- 513. D. Pamunuwa and H. Tenhunen. On dynamic delay and repeater insertion. In Proc. of the 2002 IEEE International Symposium on Circuits and Systems (ISCAS 02), volume 1, pages 97-100, Arizona, USA, May 2002.
- 514. P. Liljeberg, I. Ben Dhaou, J.Plosila, J. Isoaho, and H. Tenhunen. Interconnect peak current reduction for wavelet array processor using self-timed signaling. In Proc. IEEE International Symposium on Circuits and Systems, Phoenix, AZ, U.S.A., May 2002.
- 515. Bingxin Li and Hannu Tenhunen. A structure of cascading multi-bit modulators without dynamic element matching or digital correction. In Proc. of 2002 International Symposium on Circuits and Systems, Scottsdale, May 2002.
- 516. D. Pamunuwa and H. Tenhunen. On dynamic delay and repeater insertion in distributed capacitively coupled interconnects. In Proc. of the 3rd International Symposium on Quality Electronic Design (ISQED 02), pages 240-245, San Jose, USA, March 2002.
- 517. Ana Rusu and Hannu Tenhunen. Dac nonlinearity effects in a wideband sigma-delta modulator architecture. In Proceedings of IEEE International ASIC/SOC Conference 2002, pages 75-79, Rochester, September 2002.
- 518. Ana Rusu and Hannu Tenhunen. The nonidealities effect on the pipelined sigma-delta modulator performances. In Proceedings of IEEE International Baltic Electronics Conference 2002, pages 99-102, Talin, October 2002.
- 519. Ana Rusu and Hannu Tenhunen. A multi-bit sigma-delta modulator for wideband applications. In In Proceedings of IEEE International Conference on Electronics, Circuits and Systems, ICECS 2002, pages 335-338, Dubrovnik, September 2002.
- 520. Ana Rusu and Hannu Tenhunen. Simulation and analysis techniques of nonlinearity effects in high performance adcs. In Proceedings of IEEE International Conference AQTR'2002, the Best Presentation Award, pages 367-373, Cluj-Napoca, May 2002.
- 521. Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. A study of packaging requirements for multi-band/multi-standard wireless chips. In IEEE Norchip 2002, pages 285-290, Copenhagen, Danmark, Nov. 2002.
- 522. Li Li and Hannu Tenhunen. Analysis of substrate coupling interference in RF CMOS mixers. In IEEE NORCHIP conference 2002, pages 97-102, Copenhagen, Denmark, Nov. 2002.
- 523. Li Li and Hannu Tenhunen. The study on substrate coupling interference in RF CMOS Mixer. In SoC 2002, poster, Tampere, Finland, Nov. 2002.

524. L.-R. Zheng and H. Tenhunen. System-on-package education for a chip and system design perspective. In 5th International Academic Conference on Electronic Packaging Education and Training 2002, pages 94-104, Dresden, Germany, March 20-21 2002. ISSN 3-934142-07-9.

- 525. L.-R. Zheng and H. Tenhunen. Mixed signal system design: A system integration and packaging course developed for chip and system designers. In Proc. 52nd IEEE/EIA Electronic Components and Technology Conference, pages 1528-1533, San Diego, CA, USA, May 28-31 2002.
- 526. T. Nurmi, L.-R. Zheng, T. Valtonen, J. Isoaho, and H. Tenhunen. Power management in autonomous error-tolerant cells. In 15th Annual IEEE International ASIC/SoC Conference, pages 109-113, Rochester, New York, USA, September 25-28 2002.
- 527. Meigen Shen, L.-R. Zheng, and H. Tenhunen. Cost and performance analysis for mixed signal implementations: System-on-chip or system-on-packaging? In Proc. IEEE Conference on High Density Packaging and Component Failure Analysis (HDP 2002), pages 197-203, Shanghai, China, July 1-3 2002.
- 528. Meigen Shen, L.-R. Zheng, and H. Tenhunen. Early estimation of cost and performance for mixed-signal integration in system-on-chip. In Pro. of the 20th IEEE Norchip Conference (NORCHIP 2002), pages 278-284, Copenhagen, Demark, Nov. 11-12 2002.
- 529. Hannu Tenhunen. Methods to update techning. In Europractice Workshop on Future microelectronics system design, Copenhagen, 2002.
- 530. Jari Nurmi, Jouni Isoaho, Hannu Tenhunen, Jan Madsen, Erwin Ofner, and Ivan Ring Nielsen. Soc-mobinet - a project for collaborative system-on-chip curricula development with industrial support. In Proc. 4th European Workshop on Microelectronics Education (EWME 2002), Baiona, Spain, May 2002.
- 531. Xinzhong Duo, L.-R. Zheng, and H. Tenhunen. Modeling and simulation of spiral inductors in wafer level packaged RF/wireless chips. In Proc. IEEE 19th Norchip Conference, pages 71-76, Kista-Stockholm, Sweden, Nov 2001.
- 532. Bingxin Li and Hannu Tenhunen. Signal scaling in multi-bit sigma delta modulators. In Proc. of 19th Norchip Conference, pages 204-209, Stockholm, November 2001.
- 533. A. Gothenberg and H. Tenhunen. Performance analysis of sampling switch structures for wideband sigma-delta noise shapers for RF applications. In Proc. International Conference on ASIC (ASICON), pages 220-3, Shanghai, P. R. China, October 2001.
- 534. Yutai Ma, Axel Jantsch, and Hannu Tenhunen. A flexible register access control for programmable protocol processors. In Proc. of 44th IEEE Midwest Symposium on Circuits and Systems, pp.450-453, Ohio, USA, August 2001.
- 535. H. Tenhunen and E. Dubrova. Educating the 21st century system and circuit integrators: SoC masters at KTH. In Proceedings of European Conference of Circuit Theory and Design, Espoo, Finland, August 2001.
- 536. T. Nurmi, L.-R. Zheng, J. Isoaho, and H. Tenhunen. Early estimation of interconnect effects on the operation of system-on-chip platforms. In Proc. European Conference on Circuit Theory and Design, volume 2, pages 197-202, Espoo, Finland, August 2001.
- 537. I. Ben Dhaou, C. Carlemalm, and H. Tenhunen. On the robustness and performance tradeoffs for ofdm channel estimation. In Proc. IEEE 13th International Conference on Wireless Communications, pages Vol.1, pp. 41-48, Alberta, Canada, July 2001.
- 538. I. Ben Dhaou and H. Tenhunen. Recent developments in the field of high-level power estimation with application to wireless transceiver chipset design. In

Proc. IEEE 13th International Conference on Wireless Communications, pages Vol.1, pp.179-186, Alberta, Canada, July 2001.

539. H. Tenhunen and E. Dubrova. SoC masters: An international M.Sc. program in System-on-Chip design at KTH. In Proceedings of 2001 International Conference on Microelectronic Systems Education, pages 64-66, Las Vegas Hilton, Nevada, USA, June 2001.

540. I. Ben Dhaou, V.Sundararajan, H. Tenhunen, and K. K. Parhi. Energy efficient signaling in deep submicron cmos technology. In Proc. IEEE International Symposium on Circuits and Systems, pages vol.5, pp. 411-414, Sydney, Australia, May 2001.

541. I. Ben Dhaou N. Money and H. Tenhunen. Fast low-power characterization of arithmetic units in DSM cmos. In Proc. IEEE International Symposium on Circuits and Systems, pages vol.5, pp. 531-534, Sydney, Australia, May 2001.

- 542. I. Ben Dhaou, E. Dubrova, and H. Tenhunen. Power efficient intermodule communication for digit-serial dsp architectures in deep-submicron technology. In Proceedings of 31st International Symposium on Multiple-Valued Logic, pages vol.1, pp. 61-67, Warsaw, Poland, May 2001.
- 543. Bingxin Li and Hannu Tenhunen. Sigma delta modulators using semiuniform quantizers. In Proc. of 2001 International Symposium on Circuits and Systems, Sydney, May 2001.
- 544. Li Li and Hannu Tenhunen. Noise figure and impedance macthing in RF down conversion mixers. In Proceeding of 2001 IEEJ International Analog VLSI Workshop, pages 112-117, Bangkok, Thailand, May 2001.
- 545. I. Ben Dhaou, V.Sundararajan, H. Tenhunen, and K. K. Parhi. Energy efficient signaling in deep submicron cmos technology. In Proc. IEEE International Symposium on Quality Electronic Design, pages pp. 319 -324, San Jose, USA, March 2001.
- 546. I. Ben Dhaou, V.Sundararajan, H. Tenhunen, and K. K. Parhi. Energy efficient signaling in deep submicron CMOS technology. In Proc. Of the IEEE 2001 International Symposium on Quality of Electronic Design (ISQED 2001), San Jose, California, USA, March 2001.
- 547. Li Li and Hannu Tenhunen. Noise analysis of monolithic RF balanced down conversion mixer. In Proceeding of 2001 IEEE Southwest Symposium on Mixed-Signal Design, pages 70-75, Austin, TEXAS, USA, February 2001.
- 548. D. Pamunuwa and H. Tenhunen. Repeater insertion to minimize delay in parallel coupled interconnects. In Proc. of the 14th International Conference on VLSI Design (VLSI Design 01), pages 513-517, Bangalore, India, Jan 2001.
- 549. Meigen Shen, L.-R Zheng, and H. Tenhunen. Design and implementation of a byte synchronous mapping device for optical SDH/SONET access network. In Proc. of the 19th Norchip Conference (NORCHIP 2001), pages 131-136, Kista-Stockholm, Sweden, Nov. 12-13 2001.
- 550. Peeter Ellervee and Hannu Tenhunen. Digital hardware organization course for soc program. In Proceedings of the International Conference on Microelectronic Systems Education, pages 26-27, Las Vegas, USA, June 2001.
- 551. Peter Nilsson, Petru Eles, and Hannu Tenhunen. Socware: A new Swedish design cluster for system-on-chip. In Proceedings of the International Conference on Microelectronic Systems Education, pages 44-45, Las Vegas, USA, June 2001.
- 552. T. Suutari, J. Isoaho, and H. Tenhunen. High-speed serial communication with error correction using 0.25μm cmos technology. In Proceedings of the IEEE International Symposium on on Circuits and Systems (ISCAS), pages 618-621, Sydney, Australia, May 2001.

553. J. Nurmi, J. Isoaho, and H. Tenhunen. Implementation and extension of the national soc competence policies. In Proc. IEEE NORCHIP 2001, Kista, Sweden, November 2001.

554. T. Valtonen, T. Nurmi, J. Isoaho, and H. Tenhunen. An autonomous error-tolerant cell for scalable network-on-chip archeictecture. In 19th IEEE Norchip Conference, pages 198-203, Kista, Sweden, November 2001.

555. Pamunuwa & H. Tenhunen: Buffer Sizing to Minimize Delay in Coupled Interconnects, in Proc. of 14th Int. Conference on VLSI Design, January 2001

- 556. Steffen Albrecht, Xiaopeng Li, Bingxin Li, Costantino Pala, Yonghong Gao, Mohammed Ismail, and Hannu Tenhunen "A Sigma-Delta A/D Based Architecture for Multi-Standard Front-End Radio Receivers" in Proc. Of IEEJ International Analog VLSI Workshop 2000, Stockholm, Sweden, 2-3 June, 2000.
- 557. Steffen Albrecht, Xiaopeng Li, Bingxin Li, Costantino Pala, Yonghong Gao, Mohammed Ismail, and Hannu Tenhunen. A Sigma-Delta A/D based architecture for Multi-Standard Front-End radio receivers. In International Analog VLSI Workshop 2000, Stockholm, Sweden, June 2000.
- 558. Ben Dhaou and H. Tenhunen. Comparison of OFDM and WPM for fourth generation broadband WLAN. In "X European Signal Processing Conference", EUSIPCO2000, Tampere, Finland, September 2000.
- 559. Ben Dhaou and H. Tenhunen. Energy efficient high speed On-Chip signaling in deep submicron CMOS technology. In ACM SIGDA International Workshop on System-Level Interconnect Prediction, San Diego, April 2000.
- 560. A. Gothenberg and H. Tenhunen. Analysis of substrate coupled high speed digital switching noise and its impact on sigma delta noise shapers. In Portugal-China Workshop on Solid-State Circuits, Shanghai, China, October 2000.
- 561. A. Gothenberg and H. Tenhunen. Analysis of substrate noise coupling effects on sigma delta noise shapers. In Proc. IEEJ International Analog VLSI Workshop, pages 43-46, Stockholm, Sweden, June 2000.
- 562. A. Gothenberg, E. Soenen, and H. Tenhunen. Modeling and analysis of substrate coupled noise in pipelined data converters. In IEEE Southwest Symposium on Mixed-Signal Design, San Diego, CA, USA, February 2000.
- 563. Bingxin Li and Hannu Tenhunen. A new cascaded sigma delta modulator structure using multi-bit quantizers combined with single-bit feedback. In Proceeding of the 43th Midewest Symposioum on Circuits and Systems, Lansing, USA, August 2000.

564. Yutai Ma, Axel Jantsch, and Hannu Tenhunen. A simple state transition control for FSM programmable protocol processors. In 43rd IEEE Widwest Symposium on Circuits and Systems, Lansing, USA, August 2000.

- 565. Dinesh Pamunuwa, Li-Rong Zheng, and Hannu Tenhunen. Combating digital noise in high speed ulsi circuits using binary BCH encoding. In Proc. of the 2000 IEEE International Symposium on Circuits and Systems (ISCAS), pages IV 13-16, Geneva, Switzerland, May 2000.
- 566. L. R. Zheng and H. Tenhunen. Fast modeling of core switching noise on distributed LRC power grid. In Proc. IEEE 2000 Electrical Performance of Electronic Package Meeting, Scottsdale, Arizona, USA, 2000.
- 567. L. R. Zheng, B. X. Li, and H. Tenhunen. Efficient and accurate modeling of power supply noise on distributed on-chip power networks. In Proc. IEEE International Symposium on Circuit and Systems, pages II 513-516, 2000.
- 568. L. R. Zheng, D. Pamunuwa, and H. Tenhunen. Accurate a priori signal integrity estimation using a multilevel dynamic interconnect model for deep submicron VLSI design. In Proc. 2000 Europe Solid State Circuit Conference, Stockholm Sweden, September 2000 pp.324-327.

569. I. Ben Dhaou and H. Tenhunen,"Energy Efficient High Speed On-Chip Signaling in Deep Submicron CMOS Technology", accepted for publication by ACM SIGDA International Workshop on System-Level Interconnect Prediction, April 8-9, San Diego, 2000.

570. I. Ben Dhaou, W. Michielsen and H. Tenhunen,"Design Methodologies for Mobile Multimedia Devices", accepted for publication by the 12th International Conference on Wireless Communications, wireless2000, Canada, July 2000.

571. Y. Gao, L. Jia and H. Tenhunen "A fifth-order comb decimation filter for multi-standard transceiver applications," in Proc. of International Symposium on Circuits and Systems (ISCAS'2000), Switzland, May 28-31, 2000.

572. I. Ben Dhaou and H. Tenhunen, "Comparison of OFDM and WPM for Fourth Generation Broadband WLAN", accepted for publication by the "X European Signal Processing Conference", EUSIPCO2000, Tampere, Finland, September 2000.

573. S. Leung, A. Postula, A. Hemani & H. Tenhunen: A Route-through FPGA Architecture for Improved Inter-chip Connectivity, in Proc. of IEEE Chip-Package Codesign Workshop (CPD), Mars 2000.

574. H. Tenhunen: New paradigms in Teaching Digital Circuit Design towards Gigascale System-on-Chip Integration, in Proc. Of 18th IEEE Norchip conference, November 2000, pp.

575. H. Tenhunen, H. Olson, E. Dubrova & J. Öberg: International Master of Science Program in System-on-Chip (SoC) Design at KTH, in Proc. of 18th IEEE Norchip conference, November 2000, pp.

576. J. Nurmi, H. Tenhunen & J. Isoaho: A National Policy for Enhancing System-on-Chip Competence and Opportunities, in Proc. of 18th IEEE Norchip Conference, Nov. 2000,

577. S. Albrecht, B. Li, C. Pala, M. Ismail & H. Tenhunen: A Dual-Standard GSM/DECT Baseband Sigma-Delta ADC, in Proc. of 18th IEEE Norchip Conference, Nov. 2000,

578. L-R- Zheng & H. Tenhunen: Design and Analysis of Power Integrity in DSM SoC Circuits, in Proc. of 18th IEEE Norchip Conference, Nov. 2000-09-13

579. T. Nurmi, J. Isoaho & H. Tenhunen: physical Modeling and System Level Performance Characterization of a Protocol Processor Architecture, in Proc. of 18th IEEE Norchip Conference, Nov. 2000.

580. L. Li & H. Tenhunen: Comparison of Current and Voltage Mode Signalling for clock Distribution Networks, in Proc. of 18th IEEE Norchip Conference, Nov. 2000

581. H. Tenhunen, Mixed Signal System Design Course Development, in Proc. of IEEE 50th Electronic Components adn Technology Conference, May 2000, Las Vegas

582. L. R. Zheng and H. Tenhunen. Single level integrated packaging modules for high performance electronic systems. In Proc. IEEE 50th Electronic Components and Technology Conference, pages 1460-1466, 2000.

583. Yutai Ma, Axel Jantsch, and Hannu Tenhunen. A simple state transition control for FSM programmable protocol processors. In 43rd IEEE Widwest Symposium on Circuits and Systems, Lansing, USA, August 2000.

584. Tero Nurmi, Seppo A. Virtanen, Jouni Isoaho and Hannu Tenhunen. Physical Modeling and System Level Performance Characterization of a Protocol Processor Architecture. In Proceedings of the 18th IEEE Norchip Conference, 2000.

585. A. Gothenberg, E. Soenen, and H. Tenhunen, "Modeling and Analysis of Substrate Coupled Noise in Pipelined Data Converters", Submitted to IEEE Southwest Symposium on Mixed-Signal Design, San Diego, CA, USA, February27-29, 2000.

68

586. Dinesh Pamunuwa, Li-Rong Zheng, Hannu Tenhunen "Error-Control Coding to Combat Digital Noise in Interconnects for ULSI Circuits" in the Proc. of the 17th IEEE NORCHIP, Oslo, Norway, pp 275 - 282, Nov 8-9, 1999.

- 587. A. Postula, A. Hemani,H. Tenhunen "Interconnect Centered Design Methodology for System-on-Chip" in proc. of the 17th IEEE NORCHIP Conference, pp. 197-204, Oslo, Norway, Nov. 1999.
- 588. H. Tenhunen "Physical Architecture of ULSI System Course Development" in Proc. of IEEE/ACM Int. Conference on Frontiers in Education (FIE99), Puerto Rico, November 1999.
- 589. H. Tenhunen & J. Isoaho "New Computer Engineering Microelectronics Curriculum Development for System-om-Chip" in Proc. of IEEE/ACM Int. Conference on Frontiers in Education (FIE99), Puerto Rico, November 1999.
- 590. I.Ben Dhaou, F. Maire and H. Tenhunen,"Low-Power Architecture and Implementation of Orthogonal Wavelet Transform Using Asynchronous Array Processor", in proc. of the 17th IEEE NORCHIP Conference, pp. 98-105, Oslo, Norway, Nov. 1999.
- 591. I.Ben Dhaou and H.Tenhunen, "Interconnect Centric framework for Low-power Architecture Synthesis Implementing a Class of Discrete Orthogonal Wavelet Transform Using Array Processor" in proc. of the 17th IEEE NORCHIP Conference, pp. 106-113, Oslo, Norway, Nov. 1999.
- 592. Thomas Meincke, Axel Jantsch, Peeter Ellervee, Ahmed Hemani, Hannu Tenhunen "A Generic Scheme for Communication Representation and Mapping" In the proc. of IEEE NORCHIP'99, pp. 334-339, Oslo, Norway, November 8-9, 1999.
- 593. Y. Gao, L. Jia and H. Tenhunen "Low-power implementation of a fifthorder comb decimation filter for multi-standard transceiver applications" in Proc. of the International Conference on Signal Processing Applications and Technology (ICSPAT'99), paper number: pdf.1069, Orlando, Florida, USA, Nov. 1-4, 1999.
- 594. A. Postula, A. Hemani, H. Tenhunen "Interconnect centered design methodology for system-on-a chip integration" in the proc. of IEEE International High Level Design Validation and Test Workshop (HLDVT-99), pp. 197-205, San Diego, California, USA, November 4-6, 1999.
- 595. Bingxin Li and Hannu Tenhunen "Modeling some Second-Order Nonidealities in High Order Sigma Delta Modulators" in the Proc. of the 17th IEEE NORCHIP, Oslo, Norway, pp 152-157, Nov 8-9, 1999.
- 596. Henrik Olson, Axel Jantsch and Hannu Tenhunen, "Floating- to Fixed-Point Refinement in Matlab with an Object-Oriented Library" in the Proc. of the 17th IEEE NORCHIP conference, Oslo, Norway, pp 268-274, Nov 8-9, 1999.
- 597. L.Jia, Y.Gao, H. Tenhunen "Mixed VLSI architectures for low power FFT Processor", accepted for publicationat the International Conference on Signal Processing Applications and Technology (ICSPAT 99), paper number: pdf.1061, Orlando, Florida, USA, November 1-4, 1999.
- 598. Bingxin Li, Hannu Tenhunen "A Design of Operational Amplifiers for Sigma Delta Modulators using 0.35um CMOS Process" in proc. of IFIP Tenth Tnternational Confernece on Very Large Scale Integration (VLSI'99), page 23-34, Lisboa, Portugal, Dember 1-4, 1999.
- 599. Y. Gao, L. Jia and H. Tenhunen, "Low-Complexity High Speed Decimation Filters" in Proc. of the 8th International Symposium on Integrated Circuits, Devices & Systems (ISIC'99), Singapore, Sept. 8-10, 1999.
- 600. Y. Gao, L. Jia and H. Tenhunen, "A Partial-Polyphase VLSI Architecture for Very High Speed CIC Decimation Filters" in Proc. of the 12th Annual 1999 IEEE International ASIC/SOC Conference (ASIC'99), USA, Sept. 15-18, 1999, pp. 391-395.

601. Henrik Olson and Hannu Tenhunen, "A Novel Combining Scheme for Slowly Fading Diversity Branches with a Common Frequency Offset", in the Proc. of the IEEE Vehicular Technology Conference (VTC) 1999 - Fall, pp. 492-496, Amsterdam, The Netherlands, Sept. 1999.

- 602. I.Ben Dhaou, "A Novel load-sharing algorithm for energy efficient MAC protocol compliant with 802.11 WLAN" in proc. of IEEE Vehicular Technology Conference (VTC), vol. 2, pp 1283-1455, Amsterdam, Holland, 19-22 September, Amsterdam, 1999.
- 603. I.Ben Dhaou, L. Horvath and H. Tenhunen, "A Novel Low-power, High Performance Demapper, Inner-deinterleaver, Depuncturer Architecture for DVB-T" In the proc. of the 10th International Symposium on Personal, Indoor and Mobile Radio Communications (PIMRC'99), vol. 3, pp. 1450-1455, Osaka, Japan, September 12-15, 1999.
- 604. Y. Gao and H. Tenhunen, "Implementation aspects of an oversampling D/A converter for DMT-ADSL systems" in Proc. of the 6th IEEE International Conference on Electronics, Circuits and Systems (ICECS'99), Vol 3 pp. 1397-1400, Paphos, Cyprus, Sept. 5-8, 1999.
- 605. Y. Gao, L. Jia and H. Tenhunen, "A Viterbi Decoder ASIC for Variable Punctured Codes in DAB Channel Decoding" in Proc. of the 10th IEEE International Symposium on Personal, Indoor and Mobile Radio Communications(PIMRC'99), Japan, Sept. 12-15, 1999.
- 606. L.Jia, Y.Gao, H. Tenhunen "Power Optimization in Cell-Based Design", in Proc. of the 8th International Symposium on Integrated Circuits, Devices & Systems (ISIC'99), pp. 363-366, Singapore, Sept. 8-10, 1999.
- 607. L.Jia, Y.Gao, H. Tenhunen "Efficient VLSI Implementation of Radix-8 FFT Algorithm", in proc. of Communications, Computers and Signal Processing, 1999 IEEE Pacific Rim Conference (PACRIM'99), pp. 468-471, Canada, September 1999.
- 608. L.-R. Zheng, B. X. Li, H. Tenhunen "Global Interconnect Design for High Speed ULSI and System-on-Package", in proc. of the 12th Annual IEEE International ASIC/SOC Conference, pp 251-280, Washington, DC, USA, 15-18 September 1999.
- 609. P.Eriksson, H.Tenhunen, "The noise figure of a sampling mixer: Theory and measurement", in proc. of The 6th IEEE International Conference on Electronics, Circuits and Systems (ICECS), pp. 899-902 vol. 2, Pafos, Cyprus, September 5-8, 1999.
- 610. Y. Gao, L. Jia and H. Tenhunen "Design and implementation of a 71 Msample/sec Fifth order sigma-delta modulator" in Proc. of the 42nd Midwest Symposium on Circuits and Systems (MWSCAS'99), USA, Aug. 8-11, 1999.
- 611. Y. Gao, L. Jia and H. Tenhunen "An improved architecture and implementation of cascaded integrator-comb decimation filters" in Proc. of Communications, Computers and Signal Processing, 1999 IEEE Pacific Rim Conference (PACRIM'99), pp. 317-320, Canada, Aug. 22-24, 1999.
- 612. Andreas Gothenberg, Bingxin Li, and Hannu Tenhunen "A Method for Stability and Performance Analysis of Low Oversampling Ratio Higher Order Sigma Delta Noise Shaper Architectures" The 42nd Midwest Symposium on Circuits and Systems, Las Cruces, NM, USA, August 8-11, 1999.
- 613. Jianhua Guo, Li Li and Hannu Tenhunen "Modeling and Analysis of Substrate Coupling in Mixed-Signal RF CMOS Mixer", in Proc. of the fourthInternational Conference on Electronic Measurement and Instruments (ICEMI'99),vol. 2 pp 610-614, Harbin China, August 18-21, 1999.
- 614. Y. Gao, L. Jia and H. Tenhunen "A VLSI Architecture for High Speed Comb Decimation Filters with Power-of-two Decimation Ratios," presented at the 3rd
  - 70

IMACS/IEEE International Multiconference on: Circuits, Systems, Communications and Computers (CSCC'99), Greece, July, 1999.

- 615. Li Li, Jianhua Guo and Hannu Tenhunen "Substrate Noise Analysis for RF CMOS Mixers Based on State Equation Technique", in Proc. of Third IEEE International Workshop on Design of Mixed-ModeIntegrated Circuits and Applications, ISBN 0-7803-5588-1, pp 94-97, in Puerto Vallarta, Mexico, on July 26-28, 1999.
- 616. L. Zheng & H. Tenhunen "Single Level Integration Packaging Meeting Requirements of Ultra-high Density &High Frequency " in proc. of International High Density Packaging Conference 1999, pp. 173-181, Shanghai, China, June 1999
- 617. B. Jonsson, H. Tenhunen "A Dual 3-V 32 MS/s CMOS Switched-Current ADC for Telecommunication Applications" in Proc. of IEEE int. Symposium on Circuits and Systems (ISCAS99), pp. II 343-346, Orlando, USA, 30/5 - 2/6, 1999.
- 618. L.Jia, Y.Gao, H. Tenhunen "Design of a Super-pipelined ViterbiDecoder" in Proc. of IEEE int. Symposium on Circuits and Systems (ISCAS99), pp. I 133-136, Orlando, USA,30/5 2/6, 1999.
- 619. L. Li, J. Guo, and H. Tenhunen, "A Noise Modeling Approach for LPTV Systemand Its Application to RF CMOS Mixer", in Proc. of IEEJ Analog VLSI Workshop, pp. 97-101, Taipei, Taiwan, R.O.C., May 1999.
- 620. Y. Gao, J. J. Wikner, and H. Tenhunen, "Design and Analysis of anOversampling D/A Converter in DMT-ADSL Systems", Proc. IEEJ Analog VLSIWorkshop, Taipei, Taiwan, R.O.C., May 1999, pp. 29-32.
- 621. A.Gothenberg and H. Tenhunen, "Integrator Non-Ideality Analysis of Low Oversampling Ratio Sigma Delta Noise Shapers for Wideband RadioApplications", in Proc. of the IEEJ Analog VLSI Workshop, pp. 19-23, Taipei, Taiwan, R.O.C., May 1999.
- 622. L. Horvath, I.Ben. Dhaou, H.Tenhunen, and J. Isoaho "A Novel, High-Speed, Reconfigurable Demapper - Symbol Deinterleaver architecture for DVB-T", in Proc. of IEEE Int. Symp. on Circuits and Systems (ISCAS), Vol. 4 pp 382-285, Orlando, USA, 30/5 - 2/6, 1999.
- 623. I.Ben Dhaou and H. Tenhunen "Combinatorial Architectural Level Power Optimization for a Class of Orthogonal Transforms", in Proc. of IEEE Int. Symp. on Circuits and Systems (ISCAS), Vol. 1 pp. I\_70 - I\_75, Orlando, USA, 30/5 - 2/6, 1999.
- 624. L-R. Zheng, H. Tenhunen "Effective Power and Ground Distribution Scheme for Deep Submicron HighSpeed VLSI Circuits", in Proc. of IEEE Int. Symp. on Circuits and Systems (ISCAS), pp. I 537-540Orlando, USA, 30/5 - 2/6, 1999.
- 625. B. Jonsson, H. Tenhunen "A 3V Switched-Current Pipelined Analog to Digital converter in 5V CMOS Process", IEEE int. Symposium on Circuits and Systems (ISCAS99), pp. II 351-354, Orlando, USA, 30/5 - 2/6, 1999.
- 626. P. Ericsson, H. Tenhunen "A Model for Predicting Sampler RF Bandwith and Conversion Loss" IEEE int. Symposium on Circuits and Systems (ISCAS99), pp. VI 18-21, Orlando, USA, 30/5 - 2/6, 1999.
- 627. Bingxin Li, Li-Rong Zheng, Hannu Tenhunen "Hierarchical Modeling of Sigma Delta Modulator for Noise Coupling Analysis" in proc. of IFIP Southwest Symposium on Mixed-Signal Design, pp.58-62 Tucson, Arizona, USA, 11-13 April, 1999.
- 628. L.-R. Zheng, H. Temhunen "Noise Margin Constraints for Interconnectivity in Deep Submicron LowPower and Mixed-Signal VLSI Circuits" in proc. of the 20th Anniversary Conference on Advanced Research in VLSI (ARVLSI'99"),pp. 123-136, 21-24 March, 1999.
- 629. H. Tenhunen. MEDIA: Strategic research in network systems for multimedia mobile computing. In EUREKA MEDEA workshop, February 1999. Opening invited presentation.

630. Thomas Meincke, Ahmed Hemani, S. Kumar, P. Ellervee, J. Öberg, T. Olsson, P. Nilsson, D. Lindqvist, and H. Tenhunen.Globally asynchronous locally synchronous architecture for large high performance asics. In Proc. of IEEE Int. Symp. on Circuits and Systems (ISCAS), pages II 512-515, Orlando, USA, May 1999.

- 631. P. Ericsson, H. Tenhunen "Phase-noise in sampling and its importance towideband multicarrier base station receivers" in Proceedings of 1999 IEEE International Conference on Acoustics, Speech, and Signal Processing (ICASSP'99), pp. 2737-2740 vol. 5, Phoenix, Arizona USA, 15-19 March, 1999.
- 632. I. Ben Dhaou and H. Tenhunen,"Energy Efficient High Speed On-Chip Signalling in Deep Submicron CMOS Technology", accepted for publication in ACM SIGDA International Workshop on System-Level Interconnect Prediction, San Diego, CA, April 8-9, 2000.
- 633. Jianhua Guo, Li Li and Hannu Tenhunen "Modeling and Analysis of Substrate Coupling in Mixed-Signal RF CMOS Mixer", in Proc. of the fourth International Conference on Electronic Measurement and Instruments (ICEMI'99),vol. 2 pp 610-614, Harbin China, August 18-21, 1999.
- H. Olsson, D. Kerek & H. Tenhunen: Low-Complexity Coherent RAKE Combining with a Kalman Phase Tracker, in Proc. of IEEE personal and Indoor Mobile Communication Research Conference, Boston, September 1998, pp. 375-380
- H. Olsson & H. Tenhunen, Implementation Aspects for Non-Coherent Tracking Based on Time-Discrete Delay-Locked Loop, in proc. of IEEE Spread-Spectrum Technolog and Application Conference, South-Africa, Septemeber 1998, pp. 561-565
- 636. L. Jia, Y. Gao, J. Isoaho & H. Tenhunen: A New VLSI-oriented FFT Algorithm and Implementation, in Proc. of IEEE Internaional ASIC Conference, Rochester, USA, Septemeber 1998, pp. 337-341
- 637. L. Jia, B. Li, Y. Gao & H. Tenhunen: Implementation of a Low-Power 128-Point FFT, in Proc. of 5th Internaional Conference on Solid-State and Integrated Circuit Technology, Peking, October 1998
- 638. B.Li, L. Jia & H. Tenhunen: Optimization of Analog Modelling and Simulation, in Proc. of 5th International Conference on Solid-State and Integrated Circuit Technology, Peking, October 1998
- 639. L. Zheng & H. Tenhunen: Transient and Crosstalk Analysis of Interconnection lines for Single Level Integrated packaging Modules, in Proc. of 7th IEEE Topical Meeting in on Electronic Performance of Electronic packaging (EPEP) Conference, New York, October 1998
- 640. M. Mokthari, B. Kerzar, T. Juhola, G. Schuppener, T. Swahn, R. Walden & H. Tenhunen: A 2 V, 120 mA 25 Gb/s 2x2 Crosspoint Switch in InP-HBT Technology, in Proc. Of Int. Solid-State Circuits Conference (ISSCC'98), pp. 204-205, February 1998, San Fransisco, USA
- 641. A. Gothenberg & H. Tenhunen: A/D Front-End Strategies for Deep Submicron CMOS Based on Oversampled Sigma-Delta Converters, in Proc. Of DSP-Scandinavia Conference, Copenhagen, Denmark, June 1998
- 642. L. Zheng & H. Tenhunen: Scaling Analysis of Interconnectivity and Crosstalk in VLSI Circuits, in Proc. of 7th IEEE Topical Meeting in on Electronic Performance of Electronic packaging (EPEP) Conference, New York, October 1998
- 643. Ellie Cijvat, Patrik Eriksson, Nianxiong Tan and Hannu Tenhunen "A 1.8 GHz Subsampling CMOS Downconversion Circuit for Radio Applications", in Proc. of IEEE International Symposium on Circuits and Systems (ISCAS'98), Monterey, May 31- June 2 1998
- 644. H. Tenhunen, A. Gothenberg, "Performance Analysis of Low Oversampling Ratio Sigma-Delta Noise Shapers for RF Applications", in Proc. of IEEE
International Symposium on Circuits and Systems, Monterey, California, USA, May 31 - June 3, 1998.

- 645. M. Mokhtari, H. Tenhunen, G. Schuppener, "A Divide-by-4 Circuit Implementated in Low Voltage, High Speed Silicon Bipolar Design Technology", in Proc. of IEEE International Symposium on Circuits and Systems, Monterey, California, USA, May 31 - June 3, 1998.
- A. Djupsjöbacka, P. Ellervee, G. Schuppener, T. Juhola, M. Mokhtari & H. Tenhunen: "Gb/s Encoder/Decoder Circuits for Fiber Optical Links in Si-Bipolar Technology",in Proc of IEEE International Symposium on Circuits and Systems, Monterey, California, USA, May 31 June 3, 1998.
- 647. A.Gothenberg & H. Tenhunen: Nonlinear Quantization in Low Oversampling Ratio Sigma-Delta Noise Shapers for RF Applications, in Proc. of IEEJ Analog VLSI Workshop, Santa Clara, June 1998, pp. 121-125
- 648. A.Gothenber & H. Tenhunen, Impact of Non-Idealities in Single and Multibit Quantizers for Low Oversampling Ratio Sigma-Delta Converters, in Proc. of IEEE Workshop on Design of Mixed Mode Integrated Circuits and Applications, Mexico, July 1998, pp. 17-20
- 649. L-R. Zheng, H. Tenhunen: An Analysis of Interconnectivity under Noise margin Constraints for low Power and Mixed-Signal VLSI Circuits, in Proc. of 17th IEEE NORCHIP conference, November 1998, pp. 154-162
- 650. T. Meincke, S. Kumar, A. Hemani, A. Postula, H. Tenhunen, Evaluating Benefits of Globally Asynchronous Locally Synchronous VLSI Architectures, in Proc. of 17th IEEE NORCHIP conference, November 1998, pp. 50-57
- 651. I.Dahou, H. Tenhunen & J. Isoaho: CMOS Power Optimization Techniques Based on Dynamic programming: Case Study FFT Processor, in Proc. of 17th IEEE NORCHIP conference, November 1998, pp. 163-173
- 652. Y. Gao, L. Jia, J. Isoaho & H. Tenhunen: A Comparison of Design of Comb Decimators for Delta-Sigma Analog-to-Digital Converters, in Proc. of 17th IEEE NORCHIP conference, November 1998, pp. 207-213
- 653. L. Jia, Y. Gao, J. Isoaho & H. Tenhunen: An Area-Efficient ACS Architecture for Viterbi Decoders, in Proc. of 17th IEEE NORCHIP Conference, November 1998 pp. 109-116
- 654. L. Li, H. Tenhunen: State Equation Approach for Noise Analysis in CMOS Downcoversion Balanced Mixer, in Proc. of 17th IEEE NORCHIP Conference, November 1998, pp. 302-307
- 655. A.Gothenberg & H. Tenhunen: Low Ovesampling Ratio Sigma-Delta noise Shaper Architecture for Wideband Radio Applications, in Proc. of 17th IEEE NORCHIP Conference, November 1998, pp. 196-206
- 656. P. Eriksson & H. Tenhunen: Phase Noise in Sampling, in Proc. of 17th IEEE NORCHIP Conference, November 1998, pp. 41-49
- 657. E. Cijvat, P. Eriksson, N. Tan and H. Tenhunen A 1.8 GHz Subsampling CMOS Downconversion Circuit for Integrated Radio Applications, in.Proceedings of the 5th IEEE International Conference on Electronics, Circuits and Systems, 7-10 september 1998 Lisbon, Portugal, pp. 149-152 of Vol. 3 of the proceedings
- 658. Ellie Cijvat, Patrik Eriksson, Nianxiong Tan and Hannu Tenhunen "A 1.8 GHz Subsampling CMOS Downconversion Circuit with Integrated A/D Converter" in Proc. of the 15th IEEE NORCHIP Conference, 10-11 November 1997, Tallin, Estonia.
  659. Mehran Mokhtari, Peeter Ellervee, Gerd Schuppener, Tarja Juhola,
- Hannu Tenhunen, Anders Djupsjöbacka "Encoder/Decoder for Channel-Coding in Fiber Optical Links for Gb/s Transmission Rates in Si-Bipolar Technology" in Proc. of the 15th IEEE NORCHIP Conference, 10-11 November 1997, Tallin, Estonia.

660. N. Tan, E. Cijvat, and H. Tenhunen. Design and implementation of high-performance CMOS D/A converter. In Proc. IEEE ISCAS'97, pages 421-424, Hong Kong, June 1997

661. M. Mokhtari, T. Juhola, B. Kerzar, G. Schuppener, U. Westergren, H. Tenhunen, T. Swahn, T. Lewin, W. E. Stanchina, and R. Walden, "Low Voltage, Broadand Narrowband Microwave Differential Amplifiers for 40Gb/s Demonstrator Applications in InP-HBT", Proc. of the IEEE International Symposium on Circuits and Systems (ISCAS'97), Hong Kong, pp 149-152, June 9-12, 1997.

662. G. Schuppener, M. Mokhtari, T. Juhola, H. Tenhunen, N. Tan, and M. Niburg, "Multi-Channel Fiber-Optical Receivers in BiCMOS Technology, Adopting Channel Coding or Delay Locked Loop timing", Proc. of the IEEE International Symposium on Circuits and Systems (ISCAS'97), Hong Kong, pp 1373-1376, June 9-12, 1997.

663. L. Hellberg, A. Hemani, J. Isoaho, A. Jantsch, M. Mokhtari, and H. Tenhunen, "System Oriented VLSI Curriculum at KTH", in Proceedings of the IEEE International Conference on Microelectronic Systems Educations, MSE97, 1997.

664. L. Hellberg, A. Hemani, J. Isoaho, A. Jantsch, M. Mokthari & H. Tenhunen; Integration of Physical and Functional Electronic System Representations in Electronics Curriculum, in Proc. of 15th IEEE Norchip Conference, 10-11 November 1997, Tallin, Estonia, pp. 135-141

665. M. Mokhtari, T. Juhola, B. Kerzar, G. Schuppener, U. Westergren, H. Tenhunen, T. Swahn, and R. Walden, "1.7 V supply voltage, DC-coupled, 15 GHz, wideband amplifier with nearly constant group delay in InP-HBT", in Proc. 14th IEEE Norchip Conf., Helsinki, pp 46-51, Nov 4-5, 1996.

666. T. Swahn, T. Lewin, M. Mokhtari, H. Tenhunen, R. Walden, and W. E. Stanchina, "40 Gb/s, 3 Volt InP HBT ICs for a Fiber Optic Demonstrator System", in Proc. IEEE GaAs IC Symposium, Orlando, pp 125-128, Nov 3-6, 1996. (invited paper).

667. G. Schuppener, M. Mokhtari, T. Juhola, H. Tenhunen, and N. Tan, "DC-stabilized multi-channel fiber-optical receiver using channel-coding in BiCMOS technology", Proc. IEEE 14th IEEE NORCHIP Conf., Helsinki, pp 14-19, Nov 4-5, 1996.

668. B.Oelmann & H. Tenhunen: System Level Performance Model for Pipeline Circuits, in Proc. of Int. System Design Conference, Rhodos, October 1996

669. B.Oelman & H. Tenhunen: Micro Pipeline DSP ASIC for DS-SS receiver, in Proc. IEEE Int. ASIC Conference, pp. 227-230, Rochester, September 1996

670. H. Olsson, D. Kerek, B. llemann & H. Tenhunen: Differential PSK Detector ASIC Design for Direct Sequence Spread Spectrum Radio, in Proc. Of 9th Annual IEEE Int. ASIC Conferene, Rochester, NY, USA, September 1996

671. Mozammel H. Khan, Vesa Ekholm, Jouni Isoaho, Hannu Tenhunen "Strategies for Implementation and Testing of Reusable Macro Function Library"; IEEE NORCHIP'96, November 4th - 5th, 1996, pp.186 - 195

672. K. Tammemäe, M. O'Nils, A. Tornemo, Hannu Tenhunen, "VLSI System Level Codesign Toolkit AKKA". The 14th IEEE NORCHIP Conference, November 4-5, 1996, Helsinki, Finland, pp. 196-202.

673. Henrik Olson, Daniel Kerek, Bengt Oelmann, and Hannu Tenhunen. Architecture optimization of a direct sequence spread spectrum baseband transceiver. In Proc. of the SNRV Conf. on Radio Science and Communication, Luleå, Sweden, June 1996.

674. Mozammel H. Khan, Ahmed Hemani, Hannu Tenhunen "Implementation Independent Macro-library for Telecommunication in VHDL"; Baltic Electronic Conference BEC'96, October 7th - 11th, 1996, pp. 291 - 294, Tallinn, Estonia

<sup>675.</sup> P. Zhu & H. Tenhunen: High Sample Rate Switched Current CMOS Sigma-Delta Modulator, in Proc. of 5th Biennial Baltic Electronic Conference, October 1996, Tallinn, Estonia

- 676. ] Henrik Olson, Daniel Kerek, Bengt Oelmann, and Hannu Tenhunen. Differential PSK detector ASIC design for direct sequence spread spectrum radio. In Proc. of the 1996 Ninth Annual IEEE Int. ASIC Conference, Rochester, NY, USA, September 1996.
- 677. M. Koort, V. Kukk & H. Tenhunen: CMOS Analog Resonator Filter, in Proc. of 5th Biennial Baltic Electronic Conference, October 1996, Tallinn, Estonia
- 678. M. Mokthari, B. Kerzar, T. Juhola, T. Swahn, W.E. Stanchina & H. Tenhunen, 40 Ghz Narrowband transimpedance-Transadmittance Amplifier in InP-HBT Technology, in Proc. Of European Solid-State Circuits Conference (ESSCIRC96), Neuchatel, Switzerland, Sept. 1996, pp. 96-99
- 679. P. Ellervee, A. Hemani, A. Kumar, B. Svantesson, J. Öberg, H. Tenhunen "Controller Synthesis in Control and Memory Centric High Level Synthesis System" The 5th Biennal Baltic Electronic Conference, October 7-11, 1996 Tallin, Estonia, pp.397-400
- 680. M. Mokhtari, B. Kerzar, H. Tenhunen, T. Juhola, T. Swahn, and W. E. Stanchina, "40 GHz Narrowband Transimpedance- Transadmittance Amplifier in InP-HBT Technology", in Proc. of IEEE European Solid State Conference (ESSCIRC'96), Neuchâtel, pp 96-99, Sep 17-19, 1996.
- 681. M. O'Nils, K. Tammemäe, A. Jantsch, A. Hemani, H. Tenhunen, "Experiences using Akka: A Hardware-Software Codesign Tool Kit in design of Telecommunicationsystems", in Proc. of CAVE'95 Workshop, Ireland, December 1995 (invited contribution).
- 682. M. Allaskog, T. Juhola, M. Mokhtari, and H. Tenhunen, "Test Circuit Methodolgy for Characterization and Modelling of Robust Silicon Bipolar Circuit Designs in the GHz Range", Proc. 13th IEEE NORCHIP Conf., Copenhagen, pp 252, Nov 7-8, 1995.
- 683. M. Mokhtari, T. Juhola, G. Schuppener, F. Sellberg, and H. Tenhunen, "Influence of interconnect parasitics on high speed MSI (V)LSI circuits at Gb/s datarates", Proc. 13th IEEE NORCHIP Conf., Copenhagen, pp 212-218, Nov 7-8, 1995.
- 684. T. Lazraq, J. Öberg, H. Tenhunen, "FPGA Basic ATM Traffic Shaper for Event-Building Networks", In Proc of the 8th Annual IEEE International ASIC Conference and Exhibit (ASIC'95), pp 177-180, Austin, Texas, Sept. 18-22, 1995.
- 685. T. Juhola & H. Tenhunen: Strategic Evaluation of ASIC Impact to Electronic Products, in Proc. 8th Annual IEEE Int. ASIC Conference and Exhibit, Austin, USA, September 1995, pp. 294-299
- 686. A. Hemani, B. Svantesson, P. Ellervee, A.Postula, J. Öberg, Axel Jantsch, H. Tenhunen "High-Level Synthesis of Control and Memory Intensive Communications System" in Proc. of Eighth Annual IEEE International AISIC Conference and Exhibit, Austin, Texas, September 18-22, 1995, pp 185-191.
- 687. P. Ellervee, J. Öberg, and H. Tenhunen. Partitioning of a 1 GIPS revolver processor architecture into a tiled GaAs VLSI implementation. In Proc. of the 13th NORCHIP Conference (NORCHIP'95), page 248, Copenhagan, Denmark, November 1995.
- 688. Mattias O'Nils, Axel Jantsch, Ahmed Hemani, Hannu Tenhunen,"Interactive Hardware-Software Partitioning and Memory Allocation Based on Data Transfer Profiling", in Proceeding of International Conference on Recent Advances in Mechatronics, Page 447-452, August, 1995.
- 689. A. Hemani, B. Svantesson, P. Ellervee, A. Postula, J. Öberg, Axel Jantsch, H. Tenhunen "Trade-offs in High-level Synthesis of Telecommunication Systems", in Proceedings of the Workshop on Synthesis And System Integration of Mixed Technologies (SASIMI'95), Japan, pp 65-72, Aug. 25-26, 1995.

75

690. M. Rinne, T. Jarske, O. Vainio, H. Tenhunen & Y. Neuvo: Noise Suppression System Integration Using an Analog Allpass Filterbank, in Proc. of IEEE Int. Symposium on Circuits and Systems (ISCAS95)

- 691. Ahmed Hemani, Mehran Mokhtari, J. Isoaho, Hannu Tenhunen,A Structure of Modern VLSI Curriculum, in Proc. of IEEE Int. ASIC Conference, 1994, Rochester, USA.
- 692. Axel Jantsch, Peeter Ellervee, Johnny Öberg, Ahmed Hemani and Hannu Tenhunen, "Hardware-Software Partitioning and Minimizing Memory Interface Traffic, in Proc. of Euroepean Design Automation (EURO-DAC –94) Conference, 1994. Grenoble, France, pp. 226-231

693. D. Kerek, H. Olson, F. Reichert & Hannu Tenhunen "Direct sequence CDMA Technology and its Application to Future Portable Multimedia Communication Systems", in Proc. of IEEE Symposium on Spread Spectrum Technology and Application (ISSSTA-94), 1994, Oulu, Finland. pp. 445-449.

694. D. Kerek, H. Tenhunen, F. Reichert & G. Macquire, "The Walkstation Transceiver Design", in Proc. of IEEE Vehicular Technolochy Conference (VTC-94), 462-466, 1994.

- 695. T. Saluvere, D. Kerek & H. Tenhunen, "Direct Sequence Spread Spectrum Digital Radio DSP Prototyping using Xilnx FPGAs", in Proc. of 4th Int. Workshop Filed Programmable Logic and Applications, (FPL-94), 1994.
- 696. H. Olson, D. Kerek & H. Tenhunen, "Direct Sequence Spread Spectrum Digital Radio Performance Analysis with Simulation and Prototyping", in Proc. of International Simulation Conference, SIMS-94. 1994 pp. 345-350.

697. D. Kerek & H. Tenhunen, "VLSI Design and Radio Integration for the Walkstation, in 6th ERCIM Workshop, 1994, Stockholm.

698. T. Lazraq, H. Tenhunen, J.-P. Dufey, M. Letheren, I. Mandjavidze, Performance evaluation of an event builder based on an ATM switching fabric with an internal link-level hardware flow control protocol, in Proc. of the IEEE Open Bus Systems, Conference, Munich (1993), pp. 163-169.

699. T. Lazraq, F. Östman, J. Öberg, H. Tenhunen, ATM Switching System Performance Analysis via Modelling and Simulation, in Proc. of International Simulation Conference, SIMS'94, pp. 326-332, Conference, Stockholm 1994.

- 700. J. Christiansen, J-P Dufey, M. Letheren, I. Mandjavidze, A. Marchioro, C. Paillard, K. Agehed, A. Eide, S. Hultberg, T. Lazraq, T. Lindblad, C.S. Lindsey, M. Minerskjöld, H. Tenhunen, L Gustafsson, A feature study of an ATM-based event-builder for future experiments at LHC/CERN. In Proc. of Modern Electronic in Particle Physics Conference, Prague, 1994.
- 701. G. Schuppener, B. Willèn, M. Mokhtari, and H. Tenhunen. Multi-Gbit/s 4:1 multiplexer using III-V-Semiconductor based heterojunction bipolar transistors. In Proc. 12th IEEE NORCHIP Conf., page 181, Gothenburg, November 1994.

702. Axel Jantsch, Peeter Ellervee, Johnny Öberg, Ahmed Hemani, and Hannu Tenhunen. Hardware-software partitioning and minimizing memory interface traffic. In Proceedings of EURO-DAC '94, Grenoble, France, September 1994.

703. Tarja Juhola, Hannu Tenhunen, Ivan Ring Nielsen, "Adoption and Utilisation of ASIC Technologies in European SMIs, in Proc. of 1994 IEEE Int. ASIC conference, Rochester, NY, USA, 1994.

704. G. Schuppener, B. Willen, M. Mokhtari and H. Tenhunen, "Application of KTH-laboratory III-V-Semiconductor Based Heterojunction Bipolar Transistors towards Multi-Gbit/s 4:1 Multiplexer". In Proc. of "16th Nordic Semiconductor Meeting", Laugarvatn, Iceland, 12-15, 1994.

705. P. Ellervee, A Jantsch, J. Öberg. A. Hemani, H. Tenhunen,"Exploring ASIC Design Space at System Level with a Neural Network Estimator". In Proc. of IEEE ASIC Conference, Rochester, USA, 1994, pp. 67-70. 706. A. Jantsch, J. Öberg, P. Ellervee, A. Hemani & H. Tenhunen: A software oriented Approach to Hardware-Software Codeisgn, in Proc.Int. Conference on Compiler Construction, CC-94, pp. 93-102, Edinburg, Scotland

- A. Hemani, B. Svantesson, P. Ellervee, A. Postula, J. Öberg, A. Jantsch & H. Tenhunen: Trade-offs in High-Level Synthesis of Telecommunication Systems, in Proc. Of Workshop on Synthesis and System Integration of Mixed technologies (SASIMI'95), Japan, August 1995, pp. 25-26
- 708. Hannu Tenhunen, Ahmed Hemani, Mehran Mokhtari, Gunnar Wahlsten, VLSI System Education at KTH ESDlab, in Proc of 12th NORCHIP Conference 1994
- 709. Bengt Oelmann, Hannu Tenhunen, Micropipelined Multiplier Design Analysis, In Proc. of NORCHIP Conference 1994, pp 187
- 710. Tarja Juhola, Hannu Tenhunen, Ivan Ring Nielsen, Status of Industrial ASIC Utilisation in European SMIs, invited paper in Proc. Of 12th NORCHIP Conference, 1994, pp. 73-77.
- 711. Bengt Oelmann, Henk Martijn, Hannu Tenhunen: Basic Elements and Structures for DSP-Oriented Micropipeline Design, in Proc. of 12th NORCHIP 1994 Conference.
- 712. Axel Jantsch, Johnny Öberg, Peeter Ellervee, Ahmed Hemani, Hannu Tenhunen, A software oriented approach to hardware-software co-design.in Proc. of International Conf. on Compiler Construction, CC-94, pp. 93 - 102, Edinburgh, Scotland.
- 713. J. Isoaho, A. Jantsch and H. Tenhunen, "DSP Development with Full-Speed Pro-totyping Based on HW/SW codesign Techniques", In Proc. of 4th International Workshop on Field Programmable Logic and Applications, Prague, Czech Rebublic, pp 318 - 320. 1994.
- 714. J. Isoaho, J. Öberg, A. Hemani and H. Tenhunen, "High Level Synthesis in DSP ASIC Optimization", In Proc. of 7th IEEE ASIC Conference and Exhibit, Rochester, New York, pp. 75 - 78. 1994.
- 715. A. Jantsch, J. Isoaho & H. Tenhunen "A Versatile Design Validation Environment by Means of Software Execution, Hardware Simulation, and Emulation", In Proc. of 36th International Simulation Conference, SIMS 1994, pp 322-325 Stockholm, Sweden,
- 716. A.Nummela, J. Nousiainen & J. Isoaho: VHDL-Based Synthesis and Rapid prototyping in DSP-ASIC Applications, in Proc. of IFIP VHDL-Forum for CAD in Europe, Santander, Spain, April 1993
- 717. Ahmed Hemani, Hannu Tenhunen, Mehran Mokhtari, Lars Hellberg, Restructuring VLSI Education at Royal Inst. of Technology, in Proc. Eurochip Workshop on VLSI Education and Training, 1993, Toledo, Spain.
- 718. J. Isoaho & H. Tenhunen: Fast prototyping in System Design, invited presentation in DAK Forum 93, Trondheim, Norway, 1993
- A.Nummela, J. Nurmi & H. Tenhunen: Strategies for Implementation Independent DSP System Development using HDL Based Design Automation, in Proc. IEEE ASIC Seminar & Exhibit, Sept. 1992, Rochester, pp. 214-218
- 720. P. Anderson, J. Isoaho & H. Tenhunen: Fast Prototyping with FPGAs and Logic Emulators, invited paper in Proc. of 3rd ESPRIT EUROCHIP Workshop on VLSI Design Training, Sept. 1992, Grenoble
- 721. S. Ingalsuo, T. Ritoniemi, T. Karema & H. Tenhunen; A 50 MHz Fouth-Order Cascaded Sigma-Delta A/D Modulator, in Proc. of IEEE Custom Integrated Circuit Conference, Boston, USA, May 1992, pp. 16.3.1-4
- 722. J. Nurmi, T. Raita-aho & H. Tenhunen; Portable Module Generators for Parametrized DSP Macroblock Design, in Proc. of IFIP Workshop on Synthesis,

Generation and Portability of Library Blocks for ASIC Design, Grenoble, France, March 1992. Pp. 125-131

- 723. V. Eerola, H. Lampinen, T. Ritoniemi & H. Tenhunen: Direct Conversion Using Low-Pass Sigma-Delta Modulation, in Proc. of IEEE Int. Symposium on Circuits and Systems (ISCAS92), San Diego, USA, May 1992.
- 724. T. Ritoniemi, T. Karema & H. Tenhunen; A Sigma-Delta Modulation Based Adaptive Analog Filter, in Proc. of IEEE Int. Symposium on Circuits and Systems (ISCAS92), San Diego, USA, May 1992.
- 725. T. Karema, T. Husu & H. Tenhunen; A Filter Processor for Interpolation and Decimation, in Proc. of IEEE Custom Integrated Circuit Conference, Boston, USA, May 1992, pp. 19.2.1-4
- 726. T. Ritoniemi, T. Karema & H. Tenhunen; High Speed 1-bit Sigma-Delta Modulators, invited paper to Advances in Analog Circuit Design Workshop, Leuven, Belgium, April 1992.
- 727. V. Paulasaari, J. Suutari, H. Tenhunen & P. Solanti; ASIC Integration of Bus Protocol for Distributed Industrial Electromechanical System, in Proc. of EURO-ASIC92, Paris, France, June 1992.
- 728. P. Solanti, V. Paulasaari, J. Suutari & H. Tenhunen; Specifying ASICs for Complex Mechatronic Systems, in Proc. of EURO-ASIC92, Paris, France, June 1992
- 729. A.Nummela, J. Nousiainen, J. Isoaho & H. Tenhunen; VHDL-based Synthesis and Rapid Prototyping in DSP-ASIC Applications, accepted to IFIP VHDL-Forum for CAD in Europe, Santander, Spain, April 1992.
- 730. A.Nummela, J. Nurmi, J. Isoaho, & H. Tenhunen; Strategies for Implementation Independent DSP System Development using HDL Based Design Automation, in Proc. of IEEE Int. ASIC Seminar and Exhibit, Rochester, USA, September 1992. pp. 214-218
- 731. H. Tenhunen, J. Isoaho & P. Anderson; Fast Protoyping with FPGAs and Logic Emulators, invited paper in 3rd EUROCHIP Seminar in VLSI Design and Training, Grenoble, France, October 1992.
- 732. E. Pajarre, T. Ritoniemi & H. Tenhunen; PAR-APLAC: Parallel Circuit Analysis and Optimization, in Proc. of European Design Automation Conference, EURO-DAC92, Hamburg, Germany, September 1992.
- 733. J. Nurmi, H. Tenhunen, O. Vainio & M. Gabbouj; Architecures and Design Methodologies for Digital Filtering VLSI, invited tutorial in Int. Conference on Microelectronics, Tunis, December 1992.
- 734. H. Tenhunen, J. Isoaho, A. Nummela & P. Anderson; Technologies and Utilization of FPGAs, invited tutorial in 1992 Int. Workshop on Feild Programmable Logic and Applications, Wien, Austria, September 1992.
- 735. J. Isoaho, J. Pasanen, A. Nummela & H. Tenhunen; DSP-ASIC Evaluation with Fast Prototyping, in Proc. of Int. EURO-ASIC92 Conference, Paris, June 1992.
- 736. H. Tenhunen, Recent Advances in Oversampled Data Conversion, invited tutorial paper in NORSIG Symposium, Bergen, Norway, November 1991.
- 737. V. Eerola, T. Ritoniemi & H. Tenhunen; Second-Order Sampling and Oversampled A/D- and D/A-Converters in Digital Data Transmission; in Proc. of IEEE Int. Symposium in Circuits & Systems (ISCAS), Singapore, June 1991.
- 738. T. Ritoniemi, T. Karema & H. Tenhunen; Modelling and Performance Estimation of Sigma-Delta Modulators, in Proc. of IEEE Int. Symp. on Circuits & Systems (ISCAS), Singapore, June 1991
- 739. T. Karema, T. Ritoniemi & H. Tenhunen; Intermodulation in Sigma-Delta D/A Converters, in Proc. of IEEE Int. Symposium on Circuits & Systems (ISCAS), Singapore, June 1991

740. T. Ritoniemi, T. Karema & H. Tenhunen; 5V Fifth order Sigma-Delta Modulator for Audio A/D-Converter, in Proc. of 1991 IEEE Symposium on VLSI Circuits, Japan, May 1991.

- 741. T. Saramäki, T. Karema, T. Ritoniemi & H. Tenhunen; VLSI-Realizable Multiplier-Free Interpolators for High-Order Sigma-Delta D/A Converters, in Proc. of Mediterranean Electrotechnical Conference (MELECON'91), Ljublana, Yugoslavia, May 1991.
- 742. T. Karema, T. Ritoniemi & H. Tenhunen; A 20-Bit Resolution Sigma-Delta D/A Converter Prototype for Audio Applications, in Proc. of 1991 IEE Int. Conference on A/D and D/A Conversion, Wales, UK, September 1991.
- 743. J. Suutari, H. Tenhunen & J. Nikula: Design of a Robust Analog/Digital ASIC Interface for Hard Industrial Environment, in Proc. of International EURO-ASIC91 Conference, Paris, May 1991.
- 744. P. Solanti, T. Karema & H. Tenhunen: DSP-ASIC Based Voltage Feedback Switching Regulator Chip for Electomechanical Contactors, in Proc. of EURO-ASIC91 Conference, Paris, May 1991.
- 745. E. Pajarre, T. Ritoniemi & H. Tenhunen: G2L: System for Converting Low-level Geometrical Designs to a Higher Level Presentation, in Proc. of IEEE EURO-ASIC91 Conference, Paris, May 1991, pp. 366-369.
- 746. S. Ingalsuo, T. Ritoniemi & H. Tenhunen: New Differential Amplifier for High Speed Switched Capacitor Circuits, in Proc. of European Conference on Circuit Theory and Design (ECCTD-91), Copenhagen, Denmark, September 1991.
- 747. M. Lindell, T. Korpiharju, H. Tenhunen & K. Kaski: VLSI/ASIC Education and Resources at Tampere University of Technology; in Proc. of 2nd ESPRIT EUROCHIP Workshop on VLSI Design Training, Grenoble, France, September 1991
- 748. H. Tenhunen: SMI Industry Needs for VLSI Education in Universities, invited panel presentation in 2nd ESPRIT EUROCHIP Workshop on VLSI Design Training, Grenoble, France, September 1991.
- 749. J. Isoaho, H. Tenhunen, J. Heikkilä & L. Lipasti; High Resolution DAC Design Based on Programmable Gate Arrays, in Proc. of International Workshop on Field Programmable Logic and Applications, Cambridge, UK, September 1991, 10 p.
- 750. J. Isoaho, J. Pasanen & H. Tenhunen; Fast Prototyping in DSP-ASIC Research and Development, in Proc. 6th NORSILC/NORCHIP Seminar, Copenhagen, October 1991.
- 751. T. Ritoniemi, T. Karema & H. Tenhunen; 5V Noise Shaping 5th Order Modulator with over 100 dB Dynamic Range, in Proc. of 6th NORSILC/NORCHIP Seminar, Copenhagen, October 1991.
- 752. E. Pajarre, T. Ritoniemi & H. Tenhunen; Methods and Algorithms for Converting IC Designs between Incompatible Design Systems, in Proc. of IEEE Int. Conference on Computer Design: VLSI in Computers, Boston, October 1991, pp. 34-37.
- 753. T. Karema, T. Ritoniemi & H. Tenhunen: An Oversampled Sigma-Delta A/D Converter Circuit Using Two-Stage Fourth Order Modulator, in Proc.of IEEE Int. Symposium on Circuits and Systems (ISCAS90), New Orleans, Louisiana, USA, May 1990, pp. 3279-3282.
- T. Ritoniemi, T. Karema & H. Tenhunen: Design of Stable High Order
   1-Bit Sigma-Delta Modulator, in Proc of IEEE Int. Symposium on Circuits and Systems (ISCAS90), New Orleans, USA, May 1990, pp. 3267-3270.
- 755. T. Saramäki, T. Karema, T. Ritoniemi & H. Tenhunen: Multiplier-Free Decimator Algorithms for Superresolution Oversampled Converters, in Proc. of IEEE Int. Symposium on Circuits and Systems (ISCAS90), New Orleans, USA, May 1990, pp. 3275-3278.

O. Vainio, J. Nurmi & H. Tenhunen: Architecture and Circuit Design for DSP-ASIC. in Proc. of EURO ASIC 1990 Conference, Paris, France, May 1990, pp. 56-61.

- 757. J. Nurmi, O. Vainio & H. Tenhunen: TUTCORE A Parametrized Signal Processing Module, in Proc. of 1990 Bilkent Int. Conference on New Trend in Communication, Control and Signal Processing (BILCON90), Ankara, Turkey, July 1990, pp. 1142-1149
- 758. M. Vehviläinen, H. Tenhunen, Y. Neuvo & T. Lensu: Detection of Rectangular Pulses Using Median Based Prefiltering, in Proc. of IEEE Int. Conf. on Systems Engineering, Pitssburgh, USA, August 1990, pp.
- 759. J. Pasanen, O. Vainio, H. Tenhunen, P. Jahkonen & S.J. Ovaska; An ASIC Digital Motion Control Unit, in Proc. IEEE ASIC Seminar & Exhibit, Rochester, NY, USA, September 1990, pp. P-7.2.1 P-7.2.4
- 760. H. Tenhunen & T. Korpiharju; ASIC Education in Tampere University of Technology, in Proc. IEEE ASIC Seminar & Exhibit, Rochester, NY, USA, September 1990, pp. P10-2.1 - P10-2.4
- 761. T. Ritoniemi, V. Eerola, T. Karema & H. Tenhunen; Oversampled A/D and D/A Converters for VLSI Systems Integration (Tutorial) in Proc. IEEE ASIC Seminar & Exhibit, Rochester, NY, USA, September 1990, pp. P8-7.1-P8-7.12
- 762. T. Husu, T. Karema & H. Tenhunen; Design of Forth-Language Directed 16-Bit Microprocessor TUTFORTH, presented in NORSILC/NORCHIP Seminar, Lund, Sweden, November 1990
- 763. J. Nurmi, T. Karema, O. Vainio & H. Tenhunen; Generator Development Techniques Supporting Efficient DSP System Design, in Proc. of NORSILC/NORCHIP Seminar, Lund, Sweden, November 1990, pp. 11.0-7.
- H. Tenhunen; Mixed Mode Analog/Digital ASICs Trends, invited panel presentation in IEEE ASIC Seminar & Exhibit, Rochester, NY, USA, September 1990.
- 765. H. Jaakkola, H. Tenhunen & A. Latvala; Adoption of New Technologies -The Role of Information Technology in Industry, presented in EC conference 20th European Small Business Seminar: Growing Small Firms-The Role of Technology, Dublin, Ireland, September 1990
- 766. P. Solanti, T. Karema & H. Tenhunen; Adaptive Coil Power Regulator for Electromechanical Contactor, presented in NORCHIP/NORSILC Seminar, Lund, October 1990.
- 767. T. Korpiharju, H. Tenhunen, A. Latvala & K. Kaski; VLSI System Design in Education, in Proc. of NORCHIP/NORSILC Seminar, Lund, October 1990, pp. 25.0-3.
- 768. J. Tomberg, T. Ritoniemi, K. Kaski & H. Tenhunen: Fully Digital Neural Network Implementation Based on Pulse Density Modulation, in Proc. of IEEE Custom Integrated Circuits Conference, San Diego, CA, USA, May 1989, pp. 12.7.1-12.7.4
- 769. T. Saramäki, T. Karema, T. Ritoniemi, J. Isoaho & H. Tenhunen: VLSI-Realizable Multiplier-Free Inter¬polators for Sigma-Delta D/A Converters; (invited paper) in Proc. of IEEE International Conference on Circuits and Systems, China, July 1989, pp. 60-63.
- 770. T-P. Lassila, M. Majaniemi, J. Nurmi & H. Tenhunen: 16-Bit RISC Processor TUTFORTH; in Proc. of IEEE International Conference on Circuits and Systems, China, July 1989, pp. 33-36
- 771. T. Karema, T. Ritoniemi & H. Tenhunen: Analysis of Bit Errors in Sigma-Delta Modulators; in Proc. of IEEE International Conference on Circuits and Systems, China, July 1989, pp. 644-647

772. H. Tenhunen, T. Karema & T. Ritoniemi: Recent Advances in Oversampled Data Converters; (invited tutorial presentation) in Proc. of the 8th International Symposium on Information Technology, Kobe, Japan, July 1989, pp.

- H. Tenhunen, O. Vainio & Y. Neuvo: VLSI Design Methodologies for Digital Signal Processing, in Proc. of 8th Biennial University/Government/Industry Microelectronics Symposium (UGIMS), Boston, MA, USA, June 1989, pp. 246-251
- H. Tenhunen & M. Ranta: National Microelectronics Program of Finland; in Proc. of 8th Biennial Univer-sity/Government/Industry Microelectronics Symposium (UGIMS), Boston, MA, USA, June 1989, pp. 6-10
- 775. K. Saarinen, H. Tenhunen, Y. Neuvo & T. Yli-Pietilä: An Interpolation Based VLSI Realizable Beamsteering Method; in Proc. of IEEE International Conference on Circuits and Systems, China, July 1989, pp. 68-72
- 776. J. Niittylahti & H. Tenhunen: A Compact 1.5 kbit SRAM Using Four-Transistor Memory Cell, in Proc. of 6th International Symposium on Networks, Systems and Signal Processing (ISYNT'89), Yugoslavia, June 1989, pp. 198-201
- 777. T. Karema, T. Ritoniemi & H. Tenhunen: Fourth Order Sigma-Delta Modulator Circuit for Digital Audio and ISDN Applications; in Proc. of IEEE European Con¬ference on Circuit Theory and Design (ECCTD89), UK, Septem¬ber 1989, pp. 223-227
- 778. J. Nurmi, P. Kotilainen & H. Tenhunen: A Bit-Serial Transversal Filter Processor - TUTSP; in Proc. of 6th Internationa Symposium on Network, Systems and Signal Processing (ISYNT'89), Yugoslavia, June 1989, pp. 63-66
- 779. T. Karema, T. Ritoniemi & H. Tenhunen: Analysis of Bit and Quantization Errors in 2nd and 4th Order Sigma-Delta Modulators, in Proc. of 6th Internation¬al Symposium on Networks, Systems and Signal Process¬ing (ISYNT'89), Yugoslavia, June 1989, pp. 312-315
- 780. T. Karema, T. Ritoniemi & H. Tenhunen: Area Efficient Sigma-Delta A/D-Converter for Telecommunication Applications; in Proc. of 6th International Sym¬posium on Networks, Systems and Signal Processing (ISYNT'89), Yugoslavia, June 1989, pp. 154-157
- 781. J. Torsti, A. Aurela, V. Kelhä, G. Leppelmeier, K. Leppälä, I. Liede, M. Lumme, J.L. Osborne, R. Pellinen, H. Saarikko, H. Tenhunen, S. Urpo, E. Valtonen, A.W. Wolfendale & J. Äystö: ERNE - Ener¬getic and Relativistic Nuclei and Electron Experi¬ment, in The SOHO Mission, ESA SP-1104, November 1988, pp. 81-84
- M. Williams, J. Nurmi, H. Tenhunen: ASIC Design of Digital ECG, in Proc. of IEEE ASIC Seminar and Exhibit, Rochester, NY, USA, September 1989, pp. P7-3.1 - P7-3.4
- 783. T. Karema, T. Ritoniemi, T. Saramäki & H. Tenhunen: An Oversampled Analog-to-Digital Conversion Techni¬que, in Proc. of 1989 URSI International Symposium on Signals, Systems and Electronics, West-Germany, Erlangen, September 1989, pp. 820-823
- 784. H. Tenhunen: ASIC for Digital Signal Processing; invited 2 hour tutorial presentation in IEEE ASIC Seminar and Exhibit, Rochester, NY, USA, September 1989.
- 785. J. Nurmi, O. Vainio & H. Tenhunen: VLSI Signal Processing Implementations: Dedicated Filters vs. Core Processors, in Proc. of Int. Workshop on Brain, Signals and Computers, Tihany, Hungary, October 1989
- 786. H. Tenhunen, T. Ritoniemi & T. Karema: High Resolution A/D and D/A Techniques for VLSI Systems, invited presentation in NORSILC/NORCHIP Seminar, Stockholm, Sweden, October 1989
- 787. J. Tomberg, T. Ritoniemi, H. Tenhunen & K. Kaski: VLSI Implementation of Pulse Density Modulated Neural Network Structure, in Proc. of 1989

International Symposium on Circuits and Systems (ISCAS 89), USA, May 1989, pp. 2104-2107

- 788. M. Lindell & H. Tenhunen: CMOS Multichannel Sensor Interface Circuit Using Oversampled Sigma-Delta A-to-D Conversion, in Proc. of IEEE 3rd Annual European Computer Conference: VLSI and Computer Peripherals (Com¬pEuro89), May 1989, pp. 3-126 - 3-128.
- 789. P. Järvilehto, K-P. Estola, A. Ruha, T. Karema & H. Tenhunen: Integrated Sensor Interface Circuit for ECG Measurements, in Proc. of IEEE 3rd Annual European Computer Conference: VLSI and Computer Peripherals (Com¬pEuro89), May 1989, pp. 3-164 - 3-166.
- 790. T. Saramäki & H. Tenhunen: Efficient VLSI-Realizable Decimators for Sigma-Delta Analog-to-Digital Con¬venters, in Proc. of IEEE Internation¬al Symposium on Circuits and Systems (ISCAS), 1988, pp. 1525 -1528
- 791. T. Ritoniemi, T. Karema, H. Tenhunen & M. Lindell: Fully Differential CMOS Sigma-Delta Modulator for High Performance Analog-to-Digital Conversion with 5V Operating Voltage, in Proc. of IEEE International Symposium on Circuits and Systems (ISCAS), 1988, pp. 2321 - 2326
- 792. E. Kuisma, T. Kolehmainen, M. Renfors, J. Tomberg & H. Tenhunen: Signal Processing Requirements in Pan-European Digital Mobile communications, invited tutorial paper in Proc. of IEEE International Symposium on Circuits and Systems (ISCAS), 1988, pp. 1803 - 1810
- 793. O. Vainio, H. Tenhunen, T. Jarske, J. Tomberg & Y. Neuvo: Analog and Digital IC Implementation of the Linear Median Hybrid Filters, in Proc. of European Signal Processing Conference (EUSIPCO) 1988, pp. 1541 - 1544
- 794. T. Karema, T. Ritoniemi & H. Tenhunen: Statistical Properties of Advanced Sigma-Delta Modulator with Enhanced Noise Shaping Characteristics, in Proc. of IEEE/EUREL 8th European Conference on Electrotechnics (EUROCON) 1988, pp. 52 - 55
- 795. O. Vainio, H. Tenhunen, T. Korpiharju & J. Tomberg: High Performance Video Frequency Bit-Parallel CMOS FIR Median Hybrid Filter, in Digest of Technical Papers of IEEE International 1988 Symposium on VLSI Circuits, 1988, pp. 105 - 106
- 796. H. Rantalainen, K. Ahola, J. Suutari & H. Tenhunen: Intelligent Positron-Electron-Proton Spectrometer Interface VLSI Electronics for a Satellite Instrument, in Proc. of IEEE 3rd Annual European Computer Conference: VLSI and Computer Peripherals (Com-pEuro89), May 1989, pp. 3-133 - 3-135.
- 797. O. Vainio, H. Tenhunen, T. Korpiharju, J. Tomberg & Y. Neuvo: An Edge Preserving Filter with Variable Window Size for Real Time Processing, in Proc. of 1988 SPIE Visual Communications and Image Processing III Conference, Boston, MA, USA, August 1988, pp. 442 449
- 798. T. Ritoniemi, T. Karema & H. Tenhunen: Fast Converg¬ing Analog Adaptive Filter for General Purpose Noise Canceller, in Proc. of IEEE International 1988 Sym¬posium on VLSI Circuits (Japan) 1988, pp. 97-98.
- 799. K. Kankaala, P. Ojala, J. Poutala, K. Kaski & H. Tenhunen: Integration of CAD Tools for Semiconductor Process and Design Development, in Proc. of Interna-tional 1988 Minisymposium on Numerical Methods in Semiconductors and Magnets, June 1988, Finland.
- 800. T. Saramäki, H. Palomäki & H. Tenhunen: Multiplier-Free Decimators with Efficient VLSI Implementation for Sigma-Delta A/D Converters, presented in IEEE Workshop on VLSI Signal Processing, USA 1988
- 801. H. Tenhunen: Finnish National Microelectronics Program and FINCHIP services, presentation in Nordic NORCHIP/NORSILC Meeting, Copenhagen, Denmark, October 1988

802. H. Tenhunen & O. Vainio: VLSI Signal Processing, invited presentation in Nordic NORSILC/NORCHIP Meeting, Copenhagen, Denmark, October 1988

- 803. H. Tenhunen: ASIC Approach Towards Digital Signal Processing, presentation in 7th Int. Kobe Symposium on Information Technology, Japan, November 1988
- 804. H. Tenhunen & J. P. Krusius: Modelling of Anodic Silicon Growth for Dielectric VLSI Structures, reviewed presentation in Spring Meeting of the Electrochemical Society Boston, MA, USA, Extended Abstracts Volume 86-1, No. 264, May 1986
- 805. H. Tenhunen & J. P. Krusius: Modelling and Characterization of the Dielectric Isolation Process Based on Oxidized Porous Silicon, reviewed presentation in 2nd International Symposium on Very Large Scale Integration Science and Technology, Cincinnati, Ohio, USA, May 1984
- 806. H. Tenhunen & J. P. Krusius: Modelling and Characterization of the Dielectric Isolation Process Based on Oxidized Porous Silicon, in VLSI Science and Technology/1984, K. E. Bean & G. A. Rozgonyi, Eds., Electro-chemical Society 84-7 (1984), pp. 340 – 344
- 807. H. Tenhunen and T. Salakoski; New Global Strategies for Higher Education in Electronics and Information Technologies, invited keynote talk in 19th EAEEIE (European Association for Education in Electrical and information technology) Annual Conference, July 2008
- 808. H. Tenhunen, innovation Platform: Local governance for Knowledge and Innovation Community Node, invited keynote talk in Complex EIT Workshop, June 2008
- 809. H. Tenhunen, Nanoelecronics Roadmap Influencies to Education, invited keynote talk in 7th European Workshop on Microelectronics Education (EWME 2008), May 2008
- 810. H. Tenhunen, Autonomous NoC, short invited keynote talk in MPSOC06, Denver, USA, 2006.
- 811. H. Tenhunen & A. Jatsch, Design Issues for Nanoscale CMOS.invited keynote talk at EuroMicro Conference, Portugal, 2005
- 812. H. Tenhunen, Electrical Design for NoC, invited opening keynote talk in Honk Kong Science Park Workshop on SOC Design, Honk Kong, 2005
- 813. H. Tenhunen, Electrical Scaling to Nanoscale, invited keynote talk in Int. MIXDES Conference, Krakow, Poland, 2005
- 814. H. Tenhunen, Communication Platforms for Nanoscale CMOS, invited presentation on MPSOC05 workshop in France, 2005.
- 815. H. Tenhunen; Educational challenges and strategies in electronics, invited keynote talk in Baltc Electronic Conference, October 2004, Talinn, Estonia
- H. Tenhunen, System-on-Chip Curriculum Challenges, invited keynote presentation in 5th European Workshop on Microelectronics Education, Lausanne, Switzerland. April 2004.
- 817. H. Tenhunen, S. Virtanen, J. Isoaho, T. Salakoski; Information Security Education in Knowledge Triangle, invited presentation in EU Security Research Conference, Stockholm, October 2009.
- 818. Erwin Ofner, Jari Nurmi, Jan Madsen, Jouni Isoaho, and Hannu Tenhunen, SoC-Mobinet, R&D and Education in System-on-Chip Design, invited key note presentation at International Symposium at System-on-Chip, Tampere, Finland, November 2004

## List of Unreviewed Papers/Posters and Local Presentations

- 819. H. Tenhunen & J. P. Krusius: Modelling of Anodic Silicon Growth for Dielectric VLSI Structures, Proceedings of the XX Annual Conference of the Finnish Physical Society, (1986) 7:11
- 820. H. Tenhunen: A Critical Survey of Isolation Techniques for VLSI Structures, Research Report No. 1/86, Tampere University of Technology, Electronics Laboratory, 1986, 54 p.
- 821. T. C. Mele & H. Tenhunen: Cornell University Static RAM: CUSRAM, Internal Memorandum, Cornell University, USA, 1984
- 822. H. Tenhunen: Limits of Microelectronics (in Finnish), invited presentation in HITECH seminar, Tampere, Finland, February 1986
- 823. H. Tenhunen: VLSI Design on Silicon (in Finnish), presentation in seminar organized by Technical Research Center of Finland, Tampere, February 1986
- H. Tenhunen: VLSI Metrology: Probeless Testing for VLSI, invited presentation in Physica Colloquium, Physics Department, Tampere University of Technology, March 1986
- 825. C. Vargas, K. Kaski & H. Tenhunen: VLSI Layout Design with CAESAR on SUN Workstation, Research Report No 3/86, Tampere University of Technology, Electronics Laboratory, 1986, 44 p.
- 826. T. Korpiharju, H. Tenhunen, J. Tomberg & K. Kaski: Design of Fast Pipelined Arithmetic for Digital Median Hybrid Filter, Research Report 4/86, Tampere University of Technology, Electronics Laboratory, 1986, 38 p.
- 827. J. Tomberg, H. Tenhunen, T. Korpiharju & K. Kaski: Architecture of High Performance Pipelined Median Hybrid Filter, Research Report No 5/86, Tampere University of Technology, Electronics Laboratory, 1986, 37 p.
- 828. H. Tenhunen: Basic Analog MOS Building Blocks, invited lecture in Design of Analog/Digital ASIC's, November 1986 and March 1987, INSKO 270-86, IV, 27 p.
- 829. H. Tenhunen: Microelectronic Revolution (in Finnish), invited presentation in Technical Education Seminar, October 1986.
- 830. H. Tenhunen: Switched Capacitor Circuit Development using Personal Computer, invited presentation in Electronics 87, March 1987
- 831. H. Tenhunen: Switched Capacitor Filter Design, DSP Specialist Workshop, May 1987, INSKO 114-87, VIII, 22 p.
- 832. M. Lindell & H. Tenhunen: ASIC Circuits for Intelligent Sensors, Sensor Technology, April 1987, INSKO 94-87, III, 12 p.
- P. Kotilainen & H. Tenhunen: Digital Multipliers: Architecture, Algorithms and Design, Research Report 2/87, Tampere University of Technology, Electronics Laboratory, 1987, 75 p.
- 834. T. Korpiharju, H. Tenhunen & K. Kaski: Interactive Design of Analog Circuits, reviewed presentation in IEEE/URSI XIII National Convention on Radio Science, 1987, P15
- 835. P. Kotilainen & H. Tenhunen: Digital Multipliers for VLSI Signal Processing Applications, reviewed presentation in IEEE/URSI XIII National Convention on Radio Science, 1987, P12
- 836. P. Ojala, H. Tenhunen & K. Kankaala: Circuit Parameter Extraction for Accurate VLSI Design, reviewed presentation in IEEE/URSI XIII National Convention on Radio Science, 1987, B3.3
- 837. H. Rantalainen, K. Ahola & H. Tenhunen: Advanced Interface Electronics for Silicon Particle Detectors, reviewed presentation in IEEE/URSI National Convention on Radio Science, 1987, B3.2
- 838. J. Tomberg, H. Tenhunen & T. Korpiharju: Design of High Performance CMOS FIR Median Hybrid Filter, reviewed presentation in IEEE/URSI National Convention on Radio Science, 1987, P13

- 839. T. Ritoniemi, H. Tenhunen, M. Lindell, C. Vargas & T. Saramäki: Oversampled Sigma-Delta Modulation for Efficient Analog to Digital Conversion in VLSI Systems, reviewed presentation in IEEE/URSI National Convention on Radio Science, 1987, B2.3
- 840. J. Nurmi & H. Tenhunen: Architecture and Design of VLSI Signal Processors, Research Report, Tampere University of Technology, 1988, 80 p.
- 841. T-P. Lassila, M. Majaniemi & H. Tenhunen: TUTFORTH-Stack Architecture, Based 16 Bit RISC Processor, URSI/IEEE XIV National Convention on Radio Science, 1988
- 842. J. Torsti, A. Aurela, M. Nieminen, J. Peltonen, E. Valtonen, V. Kelhä, I. Liede, R. Pellinen, H. Tenhunen, R. Julin, J. Äystö, S. Urpo, H. Saarikko, F. Ashton, J. L. Osborne, M. G. Thompson & A. W. Wolfendale: ERNE A Finnish British Proposal for SOHO mission. Proc. of XXII Annual Conference of the Finnish Physical Society 1988
- 843. J. Poutala, K. Kankaala, P. Ojala, H. Tenhunen & K. Kaski: Hierarchial Semiconductor Process and Device Simulation with Optimized Circuit Parameter Extracting, Proc. of XXII Annual Conference of the Finnish Physical Society 1988
- 844. H. Tenhunen: Trends in Analog Circuit Design, presentation in Micropower Electronics Continuing Education course, April 1988, INSKO
- 845. P. Ojala, K. Kankaala, H. Tenhunen & K. Kaski: Advanced Techniques for Circuit Parameter Extraction, Research Report 5/88, Tampere University of Technology, Electronics Laboratory, 1988, 76 p.
- 846. H. Palomäki, T. Saramäki & H. Tenhunen: Multistage Digital Decimators for VLSI Signal Processing, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. 11/4
- 847. H. Tenhunen: Silicon Compilation, Blanko-88 (workshop for embedded system design), invited presentation, 1988
- 848. P. Ojala, K. Kankaala, T. Korpiharju, H. Tenhunen & K. Kaski: Advanced Circuit Level SPICE Models for a Molybdenium Gate CMOS Process, Industrial Physics Symposium 28. - 29. September 1988, Finland, pp. 148 - 154
- 849. O. Vainio, H. Tenhunen, T. Jarske, T. Korpiharju & Y. Neuvo: Comparison of IC Technologies for a Class of Signal Processing Circuits, Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 161 -166
- 850. T-P. Lassila, M. Majaniemi & H. Tenhunen: 16 Bit RISC Processor TUTFORTH, Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 155 - 160
- P. Kotilainen, J. Nurmi & H. Tenhunen: A Bit-Serial Transversal Filter Processor-TUTSP, Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 129 -134
- 852. J. Niittylahti & H. Tenhunen: A 1.5 kbit SRAM Using Four-Transistor Memory Cell, Industrial Physics Symposium, 28. - 29. September, 1988, Finland, pp. 139 - 142
- J. Nurmi, P. Kotilainen & H. Tenhunen: VLSI Digital Signal Processing at Video Rates, Industrial Physics Symposium, 28. - 29. September, 1988, Finland, pp. 142 -147
- K. Saarinen, H. Tenhunen, Y. Neuvo & T. Yli-Pietilä: An Interpolation Based VLSI Realizable Beamsteering Method, Industrial Physics Symposium, 28. - 29. September, 1988, Finland, pp. 85 - 90
- 855. K. Ahola, H. Rantalainen, J. Suutari & H. Tenhunen: An Analog/Digital VLSI Circuit for an Advanced Particle Detector, Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 75 - 80
- K. Ahola, T. Koivunen, H. Tenhunen & A. Vähätalo: VLSI Circuit Design for Harsh Environments, Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 69 - 74

- 857. T. Karema, H. Palomäki, T. Ritoniemi, T. Saramäki & H. Tenhunen: An Oversampled Analog-to-Digital Conversion Technique, tutorial in Industrial Physics Symposium, 28. - 29. September 1988, Finland, pp. 17 - 32
- 858. P. Ojala, K. Kankaala, T. Korpiharju, H. Tenhunen & K. Kaski: Advanced Circuit Level SPICE Models for a Molybdenium Gate CMOS Process, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. 11/1
- 859. T. Ritoniemi, T. Korpiharju, T. Husu & H. Tenhunen: High Performance Differential Amplifier for Low Noise SC Circuits, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. P19
- 860. T. Karema, A. Ylä-Jääski, H. Raittinen, H. Venehsalo, T. Ritoniemi & H. Tenhunen: Computationally Efficient Digital IIR-Filter for Sigma-Delta A/D-Converter, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. P24
- 861. J. Suutari, H. Rantalainen & H. Tenhunen: Measuring Current with Galvanic Isolation, IEEE/URSI XIV National Convention on Radio Science, 1988, p. P29
- 862. M. Antila, T. Aaltonen & H. Tenhunen: VLSI Signal Processing for UPS, IEEE/URSI XIV National Convention on Radio Science, 1988, p. P21
- 863. P. Kotilainen, J. Nurmi & H. Tenhunen: A Bit-Serial Transversal Filter Processor-TUTSP, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. P2/1
- 864. J. Niittylahti & H. Tenhunen: RAM/ROM Structures for Molybdenium Gate CMOS-Process, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. 11/3
- 865. M. Lindell & H. Tenhunen: Chopper Stabilized Analog Front End for Sensor Signal Acquisition, in IEEE/URSI XIV National Convention on Radio Science, 1988, p. P20
- 866. H. Tenhunen: ASIC Opportunities; Invited presentation in Custom Silicon Now! workshop, Finland, March 1989
- 867. H. Tenhunen: Microelectronics: Revolution of Technology, invited presentation in Studia Generalia, University of Helsinki, Finland, April 1989
- 868. H. Tenhunen: CAE for ASIC System Design; invited presentation in ASIC-89 industrial course, Helsinki University of Technology, Finland, March 1989
- 869. H. Tenhunen: National Microelectronics Program 1987 -1989; presentation in National IC Design Workshop, Finland, April 1989
- 870. H. Tenhunen: Prospects in DSP-ASIC Design, in DSP-ASIC Workshop, Sally Albatross, Finland, February 1989
- 871. O. Vainio & H. Tenhunen (Eds.): DSP-ASIC Technical Report, Signal Processing laboratory, Tampere University of Technology, 1987-890, in 5 volumes, 2200 pages.
- 872. J. Nurmi, T-P. Lassila, M. Majaniemi, T. Husu, T. Karema, O. Vainio & H. Tenhunen: Signal Processor Modelling Techniques for DSP-ASIC, in Proc. URSI/IEEE XV Convention on Radio Science, Finland, November 1989, p. 11/4
- 873. J. Isoaho, T. Ritoniemi, T. Karema & H. Tenhunen: Digital Modem Interface with Programmable Gate Arrays, in Proc. of URSI/IEEE XV Convention on Radio Science, Finland, November 1989, p. 12/1
- 874. J. Nurmi, M. Williams, O. Vainio & H. Tenhunen: Design of Real-Time QRS-Complex Detector, in Proc. of URSI/IEEE XV Convention on Radio Science, Finland, November 1989, p. L2/1
- 875. J. Isoaho, T. Karema, T. Ritoniemi & H. Tenhunen: A 16-bit Sigma/Delta A/D Converter for Modem Applications, presentation in 1989 Analog Circuit Design Workshop, Sjökulla, Finland, December 1989.
- 876. T. Ritoniemi, T. Karema & H. Tenhunen: A Differential OTA for Switched Capacitor Circuits, presentation in 1989 Analog Circuit Design Workshop, Sjökulla, Finland, December 1989
- 877. T. Ritoniemi, T. Karema & H. Tenhunen: A High Speed Positive Feedback Two Stage Comparator, presentation in 1989 Analog Circuit Design Workshop, Sjökulla, Finland, December 1989

- 878. T. Ritoniemi, T. Karema & H. Tenhunen: Design and Measurement of Sigma-Delta Modulators, presentation in 1989 Analog Circuit Design Workshop, Sjökulla, Finland, December 1989
- 879. K. Kankaala, P. Ojala, J. Poutala, K. Kaski & H. Tenhunen: Integration of CAD Tools for Semiconductor Process and Design Development, Research Report 4/88, Tampere University of Technology, Electronics Laboratory, 1988, 18 p.
- 880. P. Ojala, K. Kaski, J. Poutala, K. Kankaala & H. Tenhunen: Hierarchical Integrated VLSI Simulation Environment: Device Parameter Optimization for Circuit Simulation, Report 5-89, Electronics Laboratory, Tampere University of Technology, 1989, 40 p.
- 881. A.Latvala & H. Tenhunen: ASIC Technology Selection: Cost Factors and Risks, Report #7, Research Institute of Information Technology, TUT, March 1990, 75 p.
- 882. A.Latvala & H. Tenhunen: ASIC Technology Selection: Integration, Design Efficiency and Development Time Schedules, Report #6, Research Institute of Information Technology, TUT, March 1990, 43 p.
- 883. A.Latvala, H. Jaakkola & H. Tenhunen: Study of the Impact and Problems of Utilization of Microelectronics in Finnish Electronics Industry, Technology, a book published by Technology Development Centre (TEKES), Helsinki, November 1990, 200 p.
- 884. J. Pasanen & H. Tenhunen: Fast Prototyping, in INSKO Course New Design Methods in Electronics, Tampere, November 1990, 18 p.
- 885. J. Pasanen, P. Jahkonen, S.J. Ovaska, O. Vainio & H. Tenhunen: An ASIC Digital Motion Control Unit, in Proc. of The First Finnish-Estonian Workshop on Digital Circuits and Algorithms, Tallinn, Estonia, March 18-20, 1991, 8 p.
- 886. T. Ritoniemi, V. Eerola, T. Karema & H. Tenhunen; Oversampled Data Converters, in Proc. of The First Finnish-Estonian Workshop on Digital Circuits and Algorithms, Tallinn, Estonia, March 18-20, 1991, 12 p.
- 887. H. Tenhunen; IC Design and Education Project, in Microelectronics Programme 1987-91, Editor Sami Frantsila, TEKES, May 1991, pp. 3-9. Also presented in Microelectronics Seminar, Helsinki, June 1991.
- 888. H. Tenhunen; Kemi 2000 Programme, Kemi Technology Seminar, September 1991
- 889. H. Tenhunen: Microelectronics and ASIC Education for Polytechnics, invited presentation in Polytechnic Teacher Seminar, October 1991
- 890. H. Tenhunen; Fast Prototyping in DSP System Design, invited tutorial presentation in Electronic System Design Workshop, Stockholm, April 1992.
- 891. H. Tenhunen; Fast Prototyping A Myth in Real Life, in NORSILC Workshop, FPGA Technologies, Lund, May 1992
- 892. H. Tenhunen; Nordic Cooperation in Microelectronic Research, in 2<sup>nd</sup> Estonian-Finnish Workshop on Digital Systems and Signal Processing, January 1992, Tallinn, Estonia.
- H. Tenhunen; Industry /University Cooperation in Microelectronics Research, in NUTEK Workshop on Microelectronics System Research, Stockholm, February 1992.
- 894. D. Kerek, H. Olson & H. Tenhunen; Design of Walkstation Radio, in Walkstation Workshop, March 1994, Sweden.
- 895. J. Isoaho and H. Tenhunen, "Fast Prototyping for DSP", In EDA-Träff'94, Stockholm, Sweden, 1994.
- 896. H. Tenhunen: Fast prototyping- A Myth in Real Life, in NORSILC FPGA Technologies workshop, Lund, Sweden, May 1992
- 897. Hannu Tenhunen, "Challenges for System Design", NorESD Course, 1994
- 898. Hannu Tenhunen, "ASIC Emulation for Board Level System Design"n NorESD, 1994.

- 899. Ahmed Hemani, Hannu Tenhunen, System Design Research at ESDlab. Advanced ASIC Consortium Seminar at MEST, Ericsson Components, Kista, 1994.
- 900. T. Juhola and H. Tenhunen. Market survey summary report on utilisation of ASICs in SMIs in western europe. Technical report, ESD Lab, Department of Electronics, Royal Institute of Technology, Stockholm, Sweden, 1994. TRITA-ESD-1994-04.
- 901. [H. Tenhunen. Problems and trends in electronic systems design. Technical report, ESD Lab, Department of Electronics, KTH, Sweden and Finland, 1994. NorESD Course.
- 902. [H. Tenhunen. ASIC emulation for board level system design. Technical report, ESD Lab, Department of Electronics, KTH, Sweden and Finland, 1994. NorESD Course.
- 903. H. Tenhunen. Challenges for system design. Technical report, ESD Lab, Department of Electronics, KTH, Sweden and Finland, 1994. NorESD Course.
- 904. T. Lazraq, P-O Bergstedt, M. Mokhtari, H. Tenhunen "Architecture and Circuit Design of GaAs 10 Gb/SEc/Port ATM-Switching Element" A2, GigaHertz Conference, Gothenburg, 1995.
- 905. M. Mokhtari, T. Juhola, G. Schuppener, H. Tenhunen "Comparison of Measurements and Simulations of Ring Oscillators Fabricated in InP/InGaAs HBT Technology at KTH", A5, GigaHertz Conference, Gothenburg, 1995.
- 906. M. Allaskog, T. Juhola, M. Mokhtari , H. Tenhunen "Concurrent Techology and Circuit Design for an In-House 60 GHz Si Bipolar Technology", PS-!, GigaHertz Conference, Gothenburg 1995.
- 907. B. Oelmann & H. Tenhunen "Comparison of Self-Timed and Synchronous High-Speed VLSI/ULSI Circuits Using System-Level Performance Modelling", PS-7, GigaHertz Conference, Gothenburg, 1995.
- 908. Kerek, H. Olson, H. Tenhunen "A Direct Sequence Spread Spectrum Chip for Broadband Mobile Communication", PS-9, GigaHertz Conference, Gothenburg, 1995.
- 909. M. Mokhtari, T. Juhola, G. Schuppener, H. Tenhunen "2GS/s, 4 Bit Flash A/D Converter in the P28 Technology", PS-11, GigaHertz Conference, Gothenburg, 1995.
- 910. T. Vaaraniemi, M. Mokhtari, H. Tenhunen "A GHZ GaAs Sigma-Delta AD Converter", PS-12, GigaHertz Conference, Gothenburg, 1995.
- 911. P. Zhu, H. Tenhunen "A 100 MHz Switched-Current Sigma-Delta Modulator for A/D Converter in 0,6 um Cmos Technology", PS-14, GigaHertz Conference, Gothenburg, 1995.
- 912. M. Mokhtari, T. Juhola, G. Schuppener, H. Tenhunen, N. Tan, K. Åkermark, A. Djupsjöbacka, H. Mäder\*\* (\*MERC Ericsson ComponentsAB, \*\* Micromos Consulting AG) "The Apollo Transmitter and Receiver Circuits for Multi-Channel Synchronous and Asynchronous Fibre Optical Communication", PS-48, Gigahertz Conference, Gothenburg, 1995.
- 913. H. Tenhunen: Challenges in System Design, invited conference key note presentation in EdaTräff95, Kista, 1995
- 914. H. Tenhunen, N. Tan, "Sigma-Delta"- Course for Ericsson, Stockholm, 1995.
- 915. T. Juhola & H. Tenhunen, "Adoption and Utilization of ASIC Technologies -Streamlines for Startegic Adoption of ASICs in SMIs", KTH report, TRITA-ESD-1994-11
- 916. T. Karema, T. Ritoniemi & H. Tenhunen: Menetelmä, kahden tai useamman sigmadelta-modulaattorin kytkemiseksi kaskadiin sekä sigma-delta-modulaattorijärjestelmä (A Method to Cascade One or More Sigma-Delta-Modulators and A Sigma-Delta Modulator System), 1988, Approved in Finland
- 917. P. Solanti, H. Tenhunen & E. Kiiskinen: Digitaalises¬ti ohjattu kontaktori ja menetelmä kontaktorin säätämiseksi (Digitally Controlled Contactor and a Method to Control the Contactor), 1988, pending

- 918. M. Renfors, Y. Neuvo, J. Mäkinen, H. Tenhunen & J. Rapeli: Häiriönvaimennusmenetelmä (A Method for Noise Supression), 1988, approved in Finland,
- 919. T. Karema, T. Ritoniemi & H. Tenhunen: Menetelmä ja laite A/D-tai D/A-muuntimen näytteenottohetken synkronoimiseksi ulkoiseen signaaliin (A (Method and Apparatus to Synchronize the Sampling Time of A/D or D/A Converter to an External Signal), pending in Finland
- 920. J. Suutari, P. Solanti, H. Tenhunen, M. Siikonen & E. Kiiskinen: Laitteisto ja menetelmä sähkövirran mittaamiseksi häiriöllisssä olosuhteissa (An Apparatus and Method Measuring Current in Noisy Environmental Conditions), pending 1989
- 921. T. Karema, T. Ritoniemi & H. Tenhunen: Menetelmä ja laite korkea-asteisen ylinäytteistetyn D/A muuntimen toiminnan stabiloimiseksi (A Method and Apparatus to Stabilize the Operation of High Order Oversampled D/A Converter), pending in Finland 1990
- 922. T. Ritoniemi, T. Karema & H. Tenhunen, Menetelmä ja järjestely korkeamman asteen sigma-delta-modulaattorin stabiloimiseksi (A Method and Setup to Stabilize a High Order Sigma-Delta Modulator), pending in Finland 1991.
- 923. T. Juhola & H. Tenhunen: "Market Survey Summary Report on Utilisation of ASICs in SMIs in Western Europe", 1994, 33p.TRITA-ESD-1994-04, Royal Institute of Technology, Stockholm, Sweden.
- 924. J. Isoaho, H. Tenhunen, "Fast Prototyping for DSP", In EDA-Träff'94, Stockholm, Sweden, 1994.
- 925. J. Isoaho & H. Tenhunen, "FPGA Technologies" and "System Development with FPGAs", Effektiv användning av FPGA, Konferensinstitutet S:t Erik AB, Stockholm, Sweden, 1994.
- 926. H. Tenhunen, "Challenges for System Design", Lecture notes, NorESD Course, 1994.
- 927. H. Tenhunen, "ASIC emulation for Board level System Design", Lecture notes, NorESD, 1994.
- 928. H. Tenhunen, "Problems and Trends in Electronic System Design", Lecture notes, NorESD Course, 1994.
- 929. H. Tenhunen & J. P. Krusius: Dielectric Isolation Methods for High Density VLSI, reviewed presentation in 6<sup>th</sup> Annual PROSUS, Ithaca, NY, October 1984
- 930. H. Tenhunen & K. Kankaala: CAD Tools for Process and Device Development for Submicron CMOS Technologies, presentation in Nordic Research School on Submicron Physics, Copenhagen, Denmark, November 1987
- 931. K. Kankaala, J. Poutala, P. Ojala, K. Kaski & H. Tenhunen: Hierarchical Process & Device Modelling, presentation in International Advanced course on MOS VLSI Circuit Design for Telecommunication, June 1988 (IEEE ISCAS-88 postconference course)
- 932. K. Kankaala & H. Tenhunen: To Spice or not to Spice, presentation in International Advanced course on MOS VLSI Circuit Design for Telecommunication, June 1988 (IEEE ISCAS-88 postconference course)
- 933. T. Karema, T. Ritoniemi & H. Tenhunen: Sigma/Delta Modulation Based A/D Conversion Techniques, 3 presentations in International Advanced course on MOS VLSI Circuit Design for Telecommunication, June 1988 (IEEE ISCAS-88 postconference course)
- 934. H. Tenhunen: Analog and Digital Circuit Design for High Accuracy Converters, invited 3 h lecture in International Sigma/Delta Data Converters Course in EPFL, Lausanne, Switzerland, and July 1991 (published as lecture notes by EPFL).
- 935. H. Olsson, D. Kerek, B. Oelmann & H. Tenhunen: Architecture Optimization of a Direct Sequence Spread Spectrum Baseband Transceiver, in proc. Of SNRV Conferece on Radio Science and Communication, Luleå, Swden, 1996

- 936. A.Gothenberg & H. Tenhunen, "Cascaded Sigma-Delta Noise Shapers for Radio Front-Ends" Proc. of the International ConFront Workshop, Tallinn, Estonia, and November 9, 1997.
- 937. Li Li and H.Tenhunen. A simple macromodeling method for estimation substrate coupling in an RFIC mixer. In Swedish System-on-Chip Conference 2003 (SSoCC'03), Eskilstuna, Sweden, April 2003.
- 938. Li Li and H.Tenhunen. Substrate noise coupling in mixed-siganl ICs. In In Mentor Graphics-KTH Joint Tutorial Workshop on Mixed-Signal IC Design, Espoo, Finland, April 2003.
- 939. L.-R. Zheng and H. Tenhunen. Global interconnect design for high speed ULSI and SoC. Technical report, Kista, Stockholm, Sweden, April 2000. EDA-Traff 2000, Design Automation Conference.
- 940. L.-R. Zheng, Li Li, and Hannu Tenhunen. Substrate noise coupling in mixed-signal ICs: Part 1 and part 2. In Mentor Graphics KTH Joint Tutorial Workshop on Mixed-Signal IC Design, Espoo, Finland, April 3 2003.
- 941. I. Ben Dhaou and H. Tenhunen. On-chip signaling for future soc. In Proc. Radiovetenskap och Kommunikation RVK 02, pages vol.2, pp.729-732, Stockholm, Sweden, June 2002.
- 942. L.-R. Zheng, Li Li, and Hannu Tenhunen. Substrate noise coupling in mixed-signal ICs: Part 1 and part 2. In Mentor Graphics KTH Joint Tutorial Workshop on Mixed-Signal IC Design, Espoo, Finland, April 3 2003.
- 943. Li Li and Hannu Tenhunen. Noise modeling and analysis of mixer in RF transceivers. In 2002 SoC-Mobinet Workshop, Falkenberg, Sweden, Presentation, March 2002.
- 944. L.-R. Zheng and H. Tenhunen. Physical issues in network-on-chip. In Workshop of Network-on-Chip at European Solid-State Circuit Conference, Villach, Austria, Sept.17-21 2001. (Tutorial Lecture).
- 945. Li Li and Hannu Tenhunen. Substrate noise coupling in RF CMOS mixer. In 2002 SoC-TRix Workshop, Norrköping, Sweden, Presentation, April 2002.
- 946. Hannu Tenhunen and L.-R. Zheng. Introduction to electrical issues in system-on-chip and system-on-package design. In Workshop of <Electrical Issues in System-on-Chip and System-on-Package Design> at European Solid-State Circuits Conference, Florence, Italy, Sept. 23-27 2002. (Tutorial Lecture).
- 947. L.-R. Zheng and Hannu Tenhunen. Power distribution design in system-on-chip and system-on-package. In Workshop of <Electrical Issues in System-on-Chip and System-on-Package Design> at European Solid-State Circuits Conference, Florence, Italy, Sept. 23-27 2002. (Tutorial Lecture).
- 948. L.-R. Zheng and H. Tenhunen. Seamless electronic integration for next generation integrated systems. In Proc. Electronics Production and Packaging Technology Conference, pages 197-202, Pori, Finland, May 2001.
- 949. Li Li and H.Tenhunen. Substrate noise coupling in mixed-siganl ICs. In In Mentor Graphics-KTH Joint Tutorial Workshop on Mixed-Signal IC Design, Espoo, Finland, April 2003.
- 950. Jian Liu, Dinesh Pamunuwa, L.-R. Zheng, and H. Tenhunen. A tst switch for network-on-chip. In Swedish System-on-Chip Conference 2003 (SSoCC2003), Eskilstuna, Sweden, April 8-9 2003.
- 951. Xinzhong Duo, L.R. Zheng, M. Ismail, and H. Tenhunen. On-chip versus off-chip passives in multi-band radio design. In Proc. Swedish System-on-Chip Conference 2004, Båstad,Sweden, Apr 2004
- 952. Li Li and H.Tenhunen. High-linearity SiGe 5-6GHz monolithic RF mixer ICs. In Swedish System-on-Chip Conference 2004 (SSoCC'04), Sweden, April 2004.
- 953. Li Li and H.Tenhunen. A simple macromodeling method for estimation substrate coupling in an RFIC mixer. In Swedish System-on-Chip Conference 2003 (SSoCC'03), Eskilstuna, Sweden, April 2003.

- 954. L.-R. Zheng and H. Tenhunen. Chip-package co-design for system-on-package integration. In Tutorial Workshop of 2003 European Solid-State Circuit Conference, Lisbon, Portugal, Sept.15-19 2003.
- 955. H. Tenhunen and L.-R. Zheng. Soc and sop trends and introduction to interconnect centric design. In Tutorial Workshop of 2003 European Solid-State Circuit Conference, Lisbon, Portugal, Sept.15-19 2003.
- 956. Delia Rodriquez, Ana Rusu, M. Ismail, and H. Tenhunen. A/d converters for multistandard wireless receivers: an overview. In Proceedings of IEEE Swedish System-on-Chip Conference 2004, Bastad, April 2004.
- 957. H. Tenhunen, System-on-Chip Education, invited key note presentation in EDATräff98 Conference, Kista, April 1998
- 958. A. Gothenberg & H. Tenhunen: Architecture Analysis of Low Oversampling Ratio Sigma-Delta Noise Shapers for Wideband Radio, SSF Summerschool on High Speed Electronics, August 1998
- 959. H. Tenhunen: High Frequency Packaging Technology, invited seminar presentation at Ericsson Radio System AB, Stockholm, 1998
- 960. H. Tenhunen: Codesign of Electronic Products, Ericsson seminar on Elektronik Produktframtakning, February 1996
- 961. H. Tenhunen: IC Design for Personal cmmunication, presentation in PCC Industrial Workshop, Täby, February 1998
- 962. L-R. Zheng & H. Tenhunen: Single Level Integrated Packaging Modules for RF and HF Applications, in Nya Miljöanpassade Byggsätt för Elektronikproduktion Workshop, Stockholm, January 1999
- 963. H. Tenhunen: MEDIA: Strategic Research in Network Systems for Multimedia Mobile Computing, opening presentation in MEDIA workshop, February 1999
- 964. P. Ericsson & H. Tenhunen: Sampled RF.CMOS frontends, presentation in INWITE workshop, December 1998, Helsinki, Finland
- 965. L. Bingxin, L-R. Zheng & H. Tenhunen: Mixed Signal Coupling in Integrated Circuits for Sigma-Delta RF Front-ends, in INWITE workshop, December 1998, Helsinki, Finland
- 966. H. Tenhunen. Breeding the new generation of engineers. In National EDA-Träff, Stockholm, April 2000. Invited keynote talk.
- 967. H. Tenhunen, System-on-Chip Challenges, invited presentation in Electronic Design Center workshop, Stockholm, February 1998
- 968. H. Tenhunen, Trends in Electronic System Design, invited presentation in Mentor Graphcis workshop in EDA, Stockholm, 1996
- 969. H. Tenhunen: Restructruing of ASIC Design. Invited presentation in Mentor Graphics workshop on EDA, Stockholm, 1997
- 970. Hemani, H. Tenhunen, System Design Research at ESDlab. Advanced ASIC Consortium Seminar at MEST, Ericsson Components, Kista, 1994.
- 971. T.Juhola H. Tenhunen "Market Survey Summary Report on Utilisation of ASICs in SMIs in Western Europe, 1994, 33p. KTH report, TRITA-ESD-1994-04.
- 972. B.E. Jonsson & H. Tenhunen: A 3V Switched Current Pipelined Aanalog-to-Digital Converter in a 5 V CMOS Process, KTH report TRITA-ESD-1998-10
- 973. B.E. Jonsson & H. Tenhunen: A Dual 3-V 32 MS/s CMOS Switched-Current ADC for Telecommunication Applications, KTH report TRITA-ESD-1998-11,
- 974. B.E. Jonsson & H. Tenhunen: A 3 V Wideband CMOS Switched-Current A/D-Converter Suitable for Time-Interleaved Operation, KTH report TRITA-ESD-1998-09
- 975. Imed Ben Dahou, Lazlo Horvath & Hannu Tenhunen: A Novel Low-Power High Speed Demapper, Inner-Deinterleaver, Depuncture Architecture for DVB-T, in Proc. RKV Workshop, Karlskrona, June 1999

- 976. I. Ben Dhaou and H. Tenhunen. On-chip signaling for future soc. In Proc. Radiovetenskap och Kommunikation RVK 02, pages vol.2, pp.729-732, Stockholm, Sweden, June 2002.
- 977. H. Tenhunen: FPGA Technoloy Overview, invited presentation in FPGA workshop, Stockholm 1994
- 978. H. Tenhunen: Breeding the New Generation of Engineers, invited keynote talk in national EDA-Träff, Stockholm, April 2000
- 979. L. R. Zheng and H. Tenhunen. Global interconnect design for high speed ULSI and SoC. In *EDA-Traff 2000, Design Automation Conference*, Kista, Stockholm, Sweden, April 2000.
- 980. L. R. Zheng, B. X. Li, and H. Tenhunen. Mixed-signal coupling via interconnects in RF ICs. In *Workshop on RF CMOS for Wireless Applications*, Kista, Stockholm, Sweden, September 1999. Poster Presentation.
- 981. Li Li, H. Tenhunen "Modelling and Analysis of Substrate Coupling in Mixed- Signal RF CMOS Mixer" presented in INWITE meeting, held in VTT, Espoo, Finland, April 19, 1999
- 982. L. Bingxin, L-R. Zheng & H. Tenhunen Mixed Signal Coupling in Integrated Circuits for Sigma-Delta RF Front-ends", in INWITE workshop, December 1998, Helsinki, Finland
- 983. P. Ericsson and H. Tenhunen "Sampled RF.CMOS frontends", presentation in INWITE workshop, December 1998, Helsinki, Finland
- 984. H. Tenhunen "IC Design for Personal cmmunication", presentation in PCC Industrial Workshop, Täby, February 1998
- 985. H. Tenhunen "High Frequency Packaging Technology", invited seminarpresentation at Ericsson Radio System AB, Stockholm, 1998
- 986. Christel Donner, Tapio Haavisto, Nina Kivinen, Tapio Salakoski and Hannu Tenhunen. Tietotekniikan yliopisto-opetuksen laajentaminen Turussa. Raportti vuodesta 2005, Jun 2006.
- 987. Moazzam Fareed Niazi, Khalid Latif, Hannu Tenhunen and Tiberiu Seceleanu. A Domain Specific Language for the SegBus Platform. Technical Report 941, TUCS, Apr 2009.
- 988. Moazzam Fareed Niazi, Tiberiu Seceleanu and Tenhunen Hannu. An Emulation Solution for the SegBus Platform. Technical Report 958, TUCS, 2009.
- 989. Thomas Canhao Xu, Hannu Tenhunen and Pasi Liljeberg. Embedded Software System Architecture for MyGoogle-on-Chip. Technical Report 922, TUCS, Nov 2008.
- 990. Rajeev Kumar Kanth, Qiansu Wan, Lirong Zheng, Pasi Liljeberg and Hannu Tenhunen. Comparative Study for Environmental Assessment of Printed and PCB Technologies. Technical Report 990, TUCS Publication Series, Nov 2010.